# 128-Position I<sup>2</sup>C-Compatible **Digital Resistor** AD5246 ## **FEATURES** 128-position End-to-end resistance 5 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , 100 k $\Omega$ Ultracompact SC70-6 (2 mm × 2.1 mm) package I<sup>2</sup>C<sup>®</sup> compatible interface Full read/write of wiper register Power-on preset to midscale Single supply 2.7 V to 5.5 V Low temperature coefficient 45 ppm/°C Low power, $I_{DD} = 3 \mu A$ typical Wide operating temperature -40°C to +125°C **Evaluation board available** Available in lead-free (Pb-free) package #### **APPLICATIONS** Mechanical potentiometer replacement in new designs Transducer adjustment of pressure, temperature, position, chemical, and optical sensors RF amplifier biasing **Automotive electronics adjustment** Gain control and offset adjustment #### **GENERAL OVERVIEW** The AD5246 provides a compact 2 mm × 2.1 mm packaged solution for 128-position adjustment applications. This device performs the same electronic adjustment function as a variable resistor. Available in four different end-to-end resistance values $(5 \text{ k}\Omega, 10 \text{ k}\Omega, 50 \text{ k}\Omega, 100 \text{ k}\Omega)$ , these low temperature coefficient devices are ideal for high accuracy and stability variable resistance adjustments. The wiper settings are controllable through the I<sup>2</sup>C compatible digital interface, which can also be used to read back the present wiper register control word. The resistance between the wiper and either end point of the fixed resistor varies linearly with respect to the digital code transferred into the RDAC¹ latch. Operating from a 2.7 V to 5.5 V power supply and consuming 3 μA allows for usage in portable battery-operated applications. <sup>1</sup> The terms digital potentiometer, VR, and RDAC are used interchangeably in this document. ## **FUNCTIONAL BLOCK DIAGRAM** Figure 1. # **TABLE OF CONTENTS** | Specifications 3 | |--------------------------------------------------------------------------------| | Electrical Characteristics—5 k $\Omega$ Version | | Electrical Characteristics— $10~k\Omega, 50~k\Omega, 100~k\Omega$ Versions $4$ | | Timing Characteristics | | Absolute Maximum Ratings | | Pin Configuration and Function Descriptions7 | | Typical Performance Characteristics | | Test Circuits | | I <sup>2</sup> C Interface | | Operation | | Programming the Variable Resistor | | | | REVISION HISTORY | | 7/05—Rev. 0 to Rev. A | | Changes to Table 13 | | Changes to Table 24 | | Changes to Absolute Maximum Ratings6 | | Moved Pin Configuration and Function Descriptions7 | | Deleted Table 7 | | | I <sup>2</sup> C Compatible 2-Wire Serial Bus | 13 | |---|-----------------------------------------------|----| | | Level Shifting for Bidirectional Interface | 14 | | | ESD Protection | 14 | | | Terminal Voltage Operating Range | 14 | | | Maximum Operating Current | 14 | | | Power-Up Sequence | 14 | | | Layout and Power Supply Bypassing | 15 | | | Constant Bias to Retain Resistance Setting | 15 | | | Evaluation Board | 15 | | C | Outline Dimensions | 16 | | | Ordering Guide | 16 | # Changes to Figure 30 and Figure 32 ......14 9/03—Revision 0: Initial Version # **SPECIFICATIONS** ## **ELECTRICAL CHARACTERISTICS—5 KΩ VERSION** $V_{\rm DD}$ = 5 V $\pm$ 10% or 3 V $\pm$ 10%; $V_{\rm A}$ = + $V_{\rm DD}$ ; -40°C < $T_{\rm A}$ < +125°C, unless otherwise noted. Table 1. | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | |-------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------|------|------------------|-----------------|--------| | DC CHARACTERISTICS—RHEOSTAT MODE | | | | | | | | Resistor Differential Nonlinearity <sup>2</sup> | R-DNL | RwB | -1.5 | ±0.1 | +1.5 | LSB | | Resistor Integral Nonlinearity <sup>2</sup> | R-INL | RwB | -4 | ±0.75 | +4 | LSB | | Nominal Resistor Tolerance <sup>3</sup> | $\Delta R_{AB}$ | T <sub>A</sub> = 25°C | -30 | | +30 | % | | Resistance Temperature Coefficient | $(\Delta R_{AB}/R_{AB})/\Delta T$ | Wiper = no connect | | 45 | | ppm/°C | | RwB | RwB | Code = $0x00$ , $V_{DD} = 5 \text{ V}$ | | 75 | 150 | Ω | | | | Code = $0x00$ , $V_{DD} = 2.7 \text{ V}$ | | 150 | 400 | Ω | | RESISTOR TERMINALS | | | | | | | | Voltage Range⁴ | V <sub>B, W</sub> | | GND | | $V_{\text{DD}}$ | V | | Capacitance <sup>5</sup> B | Св | f = 1 MHz, measured to GND, code = 0x40 | | 45 | | pF | | Capacitance⁵ W | Cw | f = 1 MHz, measured to GND, code = 0x40 | | 60 | | pF | | Common-Mode Leakage | I <sub>CM</sub> | | | 1 | | nA | | DIGITAL INPUTS AND OUTPUTS | | | | | | | | Input Logic High | V <sub>IH</sub> | $V_{DD} = 5 V$ | 2.4 | | | V | | Input Logic Low | VIL | $V_{DD} = 5 \text{ V}$ | | | 8.0 | V | | Input Logic High | V <sub>IH</sub> | $V_{DD} = 3 V$ | 2.1 | | | V | | Input Logic Low | V <sub>IL</sub> | $V_{DD} = 3 V$ | | | 0.6 | V | | Input Current | I <sub>IL</sub> | $V_{IN} = 0 \text{ V or } 5 \text{ V}$ | | | ±1 | μΑ | | Input Capacitance <sup>5</sup> | C <sub>IL</sub> | | | 5 | | pF | | POWER SUPPLIES | | | | | | | | Power Supply Range | V <sub>DD RANGE</sub> | | 2.7 | | 5.5 | V | | Supply Current | I <sub>DD</sub> | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V}$ | | 3 | 8 | μΑ | | Power Dissipation <sup>6</sup> | P <sub>DISS</sub> | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V}, V_{DD} = 5 \text{ V}$ | | | 40 | μW | | Power Supply Sensitivity | PSSR | $V_{DD} = +5 \text{ V} \pm 10\%$ , code = midscale | | ±0.01 | ±0.02 | %/% | | DYNAMIC CHARACTERISTICS <sup>5, 7</sup> | | | | | | | | Bandwidth –3 dB | BW_5K | $R_{AB} = 5 \text{ k}\Omega$ , code = 0x40 | | 1.2 | | MHz | | Total Harmonic Distortion | THD <sub>w</sub> | $V_A = 1 \text{ V rms}, V_B = 0 \text{ V}, f = 1 \text{ kHz}$ | | 0.05 | | % | | V <sub>W</sub> Settling Time | ts | $V_A = 5 \text{ V}, \pm 1 \text{ LSB error band}$ | | 1 | | μs | | Resistor Noise Voltage Density | e <sub>N_WB</sub> | $R_{WB} = 2.5 \text{ k}\Omega, R_S = 0 \Omega$ | | 6 | | nV/√Hz | <sup>&</sup>lt;sup>1</sup> Typical specifications represent average readings at 25°C and $V_{DD} = 5 \text{ V}$ . <sup>&</sup>lt;sup>2</sup> Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. $<sup>^{3}</sup>$ Code = 0x7F. <sup>&</sup>lt;sup>4</sup> Resistor Terminal A and Resistor Terminal W have no limitations on polarity with respect to each other. <sup>&</sup>lt;sup>5</sup> Guaranteed by design; not subject to production test. $<sup>^6</sup>$ P<sub>DISS</sub> is calculated from (I<sub>DD</sub> × V<sub>DD</sub>). CMOS logic level inputs result in minimum power dissipation. $^7$ V<sub>DD</sub> = 5 V. ## ELECTRICAL CHARACTERISTICS—10 K $\Omega$ , 50 K $\Omega$ , 100 K $\Omega$ VERSIONS $V_{DD}$ = 5 V $\pm$ 10% or 3 V $\pm$ 10%; $V_A$ = $V_{DD}$ ; -40°C < $T_A$ < +125°C, unless otherwise noted. Table 2. | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | |---------------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------|-----|------------------|-----------------|--------| | DC CHARACTERISTICS, RHEOSTAT MODE | | | | | | | | Resistor Differential Nonlinearity <sup>2</sup> | R-DNL | $R_{WB}$ , $V_A$ = no connect | -1 | ±0.1 | +1 | LSB | | Resistor Integral Nonlinearity <sup>2</sup> | R-INL | $R_{WB}$ , $V_A$ = no connect | -2 | ±0.25 | +2 | LSB | | Nominal Resistor Tolerance <sup>3</sup> | $\Delta R_{AB}$ | T <sub>A</sub> = 25°C | -20 | | +20 | % | | Resistance Temperature Coefficient | $(\Delta R_{AB}/R_{AB})/\Delta T$ | Wiper = no connect | | 45 | | ppm/°C | | R <sub>WB</sub> | R <sub>WB</sub> | $Code=0x00, V_{DD}=5 V$ | | 75 | 150 | Ω | | | | Code=0x00, $V_{DD} = 2.7 \text{ V}$ | | 150 | 400 | Ω | | RESISTOR TERMINALS | | | | | | | | Voltage Range⁴ | V <sub>B, W</sub> | | GND | | $V_{\text{DD}}$ | V | | Capacitance <sup>5</sup> B | Св | f = 1 MHz, measured to GND, code = 0x40 | | 45 | | pF | | Capacitance <sup>5</sup> W | Cw | f = 1 MHz, measured to GND, code = 0x40 | | 60 | | pF | | Common-Mode Leakage | I <sub>CM</sub> | | | 1 | | nA | | DIGITAL INPUTS AND OUTPUTS | | | | | | | | Input Logic High | V <sub>IH</sub> | $V_{DD} = 5 \text{ V}$ | 2.4 | | | V | | Input Logic Low | V <sub>IL</sub> | $V_{DD} = 5 \text{ V}$ | | | 8.0 | V | | Input Logic High | V <sub>IH</sub> | $V_{DD} = 3 V$ | 2.1 | | | V | | Input Logic Low | V <sub>IL</sub> | $V_{DD} = 3 V$ | | | 0.6 | V | | Input Current | I <sub>IL</sub> | $V_{IN} = 0 \text{ V or } 5 \text{ V}$ | | | ±1 | μΑ | | Input Capacitance⁵ | C <sub>IL</sub> | | | 5 | | pF | | POWER SUPPLIES | | | | | | | | Power Supply Range | V <sub>DD RANGE</sub> | | 2.7 | | 5.5 | V | | Supply Current | I <sub>DD</sub> | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V}$ | | 3 | 8 | μΑ | | Power Dissipation <sup>6</sup> | P <sub>DISS</sub> | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V}, V_{DD} = 5 \text{ V}$ | | | 40 | μW | | Power Supply Sensitivity | PSSR | $V_{DD} = +5 \text{ V} \pm 10\%$ , code = midscale | | ±0.01 | ±0.02 | %/% | | DYNAMIC CHARACTERISTICS <sup>5, 7</sup> | | | | | | | | Bandwidth –3 dB | BW | $R_{AB}$ = 10 kΩ/50 kΩ/100 kΩ, code = 0x40 | | 600/100/40 | | kHz | | Total Harmonic Distortion | THDw | $V_A = 1 \text{ V rms}, f = 1 \text{ kHz}, R_{AB} = 10 \text{ k}\Omega$ | | 0.05 | | % | | $V_W$ Settling Time (10 k $\Omega$ /50 k $\Omega$ /100 k $\Omega$ ) | ts | $V_A = 5 V \pm 1 LSB$ error band | | 2 | | μs | | Resistor Noise Voltage Density | e <sub>N_wB</sub> | $R_{WB} = 5 \text{ k}\Omega, R_S = 0$ | | 9 | | nV/√Hz | <sup>&</sup>lt;sup>1</sup> Typical specifications represent average readings at 25°C and $V_{DD} = 5 \text{ V}$ . <sup>&</sup>lt;sup>2</sup> Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. <sup>3</sup> Code = 0x7F. <sup>&</sup>lt;sup>4</sup> Resistor Terminal A and Resistor Terminal W have no limitations on polarity with respect to each other. <sup>&</sup>lt;sup>5</sup> Guaranteed by design; not subject to production test. $<sup>^6</sup>$ P<sub>DISS</sub> is calculated from (I<sub>DD</sub> $\times$ V<sub>DD</sub>). CMOS logic level inputs result in minimum power dissipation. <sup>&</sup>lt;sup>7</sup> All dynamic characteristics use $V_{DD} = 5 \text{ V}$ . ## **TIMING CHARACTERISTICS** $V_{DD} = 5~V \pm 10\%~or~3~V \pm 10\%; V_{A} = V_{DD}; -40^{\circ}C < T_{A} < +125^{\circ}C,~unless~otherwise~noted.$ Table 3. | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | |----------------------------------------------------------------------|-----------------------|---------------------------------------------|-----|------------------|-----|------| | I <sup>2</sup> C INTERFACE TIMING CHARACTERISTICS <sup>2, 3, 4</sup> | | | | | | | | SCL Clock Frequency | f <sub>SCL</sub> | | | | 400 | kHz | | $t_{\text{BUF}}$ Bus Free Time Between STOP and START | t <sub>1</sub> | | 1.3 | | | μs | | t <sub>HD;STA</sub> Hold Time (Repeated START) | t <sub>2</sub> | After this period, the first clock pulse is | | | | | | | | generated | 0.6 | | | μs | | t <sub>LOW</sub> Low Period of SCL Clock | t <sub>3</sub> | | 1.3 | | | μs | | tнідн High Period of SCL Clock | t <sub>4</sub> | | 0.6 | | 50 | μs | | tsu;sta Setup Time for Repeated START Condition | <b>t</b> <sub>5</sub> | | 0.6 | | | μs | | t <sub>HD;DAT</sub> Data Hold Time | t <sub>6</sub> | | | | 0.9 | μs | | t <sub>SU;DAT</sub> Data Setup Time | <b>t</b> <sub>7</sub> | | 100 | | | ns | | t <sub>F</sub> Fall Time of Both SDA and SCL Signals | t <sub>8</sub> | | | | 300 | ns | | $t_{\mbox{\scriptsize R}}$ Rise Time of Both SDA and SCL Signals | t <sub>9</sub> | | | | 300 | ns | | t <sub>SU;STO</sub> Setup Time for STOP Condition | t <sub>10</sub> | | 0.6 | | | μs | $<sup>^{1}</sup>$ Typical specifications represent average readings at 25°C and $V_{\text{DD}}$ = 5 V. <sup>&</sup>lt;sup>2</sup> Guaranteed by design; not subject to production test. See timing diagrams (Figure 26, Figure 27, and Figure 28) for locations of measured values. Specifications apply to all parts. # **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 4. | Table 4. | | |----------------------------------------------------------|-----------------------------------------| | Parameter | Value | | V <sub>DD</sub> to GND | -0.3 V to +7 V | | $V_A$ , $V_W$ to GND | $V_{DD}$ | | Terminal Current, A–B, A–W, B–W | | | Pulsed <sup>1</sup> | ±20 mA | | Continuous | ±5 mA | | Digital Inputs and Output Voltage to GND | $0 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | Operating Temperature Range | -40°C to +125°C | | Maximum Junction Temperature (T <sub>JMAX</sub> ) | 150°C | | Storage Temperature | −65°C to +150°C | | Lead Temperature (Soldering, 10 sec) | 300°C | | Thermal Resistance <sup>3</sup> θ <sub>JA</sub> : SC70-6 | 340°C/W | <sup>&</sup>lt;sup>1</sup> Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. <sup>&</sup>lt;sup>2</sup> Package power dissipation = $(T_{JMAX} - T_A)/\theta_{JA}$ . # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 2. Pin Configuration **Table 5. Pin Function Descriptions** | Tubic 5. I iii I | direction 2 cocriptions | | |------------------|-------------------------|----------------------------------------------| | Pin No. | Mnemonic | Description | | 1 | V <sub>DD</sub> | Positive Power Supply. | | 2 | GND | Digital Ground. | | 3 | SCL | Serial Clock Input. Positive edge triggered. | | 4 | SDA | Serial Data Input/Output. | | 5 | W | W Terminal. | | 6 | В | B Terminal. | | | | | # TYPICAL PERFORMANCE CHARACTERISTICS Figure 3. R-INL vs. Code vs. Supply Voltages Figure 4. R-DNL vs. Code vs. Supply Voltages Figure 5. R-INL vs. Code vs. Temperature Figure 6. R-DNL vs. Code vs. Temperature Figure 7. Full-Scale Error vs. Temperature Figure 8. Zero-Scale Error vs. Temperature Figure 9. Supply Current vs. Temperature Figure 10. Rheostat Mode Tempco ΔR<sub>WB</sub>/ΔT vs. Code Figure 11. Gain vs. Frequency vs. Code, $R_{AB} = 5 \text{ k}\Omega$ Figure 12. Gain vs. Frequency vs. Code, $R_{AB} = 10 \text{ k}\Omega$ Figure 13. Gain vs. Frequency vs. Code, $R_{AB} = 50 \text{ k}\Omega$ Figure 14. Gain vs. Frequency vs. Code, $R_{AB} = 100 \text{ k}\Omega$ Figure 15. -3 dB Bandwidth @ Code = 0x80 Figure 16. IDD vs. Frequency Figure 17. Rwb vs. VBIAS vs. VDD Figure 18. Digital Feedthrough Figure 19. Midscale Glitch, Code 0x40 to 0x3F Figure 20. Large Signal Settling Time # **TEST CIRCUITS** Figure 21 to Figure 25 define the test conditions used in the product Specification tables. Figure 21. Test Circuit for Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL) Figure 24. Test Circuit for Incremental On Resistance Figure 22. Test Circuit for Power Supply Sensitivity (PSS, PSSR) Figure 25. Test Circuit for Common-Mode Leakage Current Figure 23. Test Circuit for Gain vs. Frequency # I<sup>2</sup>C INTERFACE ## Table 6. Write Mode | S | 0 | 1 | 0 | 1 | 1 | 1 | 0 | W | Α | Χ | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Α | Р | |---|---|---|-------|---------|----------|---|---|---|---|---|----|----|------|------|----|----|----|---|---| | | | | Slave | e Addre | ess Byte | 9 | | | | | | | Data | Byte | | | | | | ## Table 7. Read Mode | S | 0 | 1 | 0 | 1 | 1 | 1 | 0 | R | Α | 0 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Α | Р | |---|---|---|---------|-------|------|---|---|---|---|---|----|----|------|------|----|----|----|---|---| | | | S | lave Ac | dress | Byte | | | | | | | | Data | Byte | | | | | | S = Start Condition. $\overline{W} = Write.$ P = Stop Condition. R = Read. A = Acknowledge. D6, D5, D4, D3, D2, D1, D0 = Data Bits. X = Don't Care. Figure 26. I<sup>2</sup>C Interface, Detailed Timing Diagram Figure 27. Writing to the RDAC Register Figure 28. Reading from the RDAC Register # **OPERATION** The AD5246 is a 128-position, digitally controlled variable resistor (VR) device. # PROGRAMMING THE VARIABLE RESISTOR Rheostat Operation The nominal resistance of the RDAC between Terminal A and Terminal B is available in 5 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$ . The final two or three digits of the part number determine the nominal resistance value, that is, 10 k $\Omega$ = 10, 50 k $\Omega$ = 50. The nominal resistance (R<sub>AB</sub>) of the VR has 128 contact points accessed by the wiper terminal. The 7-bit data in the RDAC latch is decoded to select one of the 128 possible settings. The general equation determining the digitally programmed output resistance between W and B is $$R_{WB}(D) = \frac{D}{128} \times R_{AB} + 2 \times R_{W} \tag{1}$$ where: D is the decimal equivalent of the binary code loaded in the 7-bit RDAC register. $R_{AB}$ is the end-to-end resistance. $R_W$ is the wiper resistance contributed by the on resistance of each internal switch. Figure 29. AD5246 Equivalent RDAC Circuit Note that in the zero-scale condition, there is a relatively small finite wiper resistance. Care should be taken to limit the current flow between W and B in this state to a maximum pulse current of no more than 20 mA. Otherwise, degradation or possible destruction of the internal switch contact can occur. Typical device-to-device matching is process lot dependent and may vary by up to $\pm 30\%$ . Since the resistance element is processed in thin-film technology, the temperature coefficient of $R_{AB}$ is only 45 ppm/°C. #### I<sup>2</sup>C COMPATIBLE 2-WIRE SERIAL BUS The first byte of the AD5246 is a slave address byte (see Table 6 and Table 7). It has a 7-bit slave address and an $R/\overline{W}$ bit. The seven MSBs of the slave address are 0101110 followed by 0 for a write command or 1 to place the device in read mode. The 2-wire I<sup>2</sup>C serial bus protocol operates as follows: The master initiates data transfer by establishing a START condition, which is when a high-to-low transition on the SDA line occurs while SCL is high (see Figure 27). The following byte is the slave address byte, which consists of the 7-bit slave address followed by an R/W bit (this bit determines whether data will be read from or written to the slave device). The slave whose address corresponds to the transmitted address responds by pulling the SDA line low during the ninth clock pulse (this is termed the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its serial register. If the $R/\overline{W}$ bit is high, the master reads from the slave device. Conversely, if the $R/\overline{W}$ bit is low, the master writes to the slave device. - 2. In write mode, after acknowledgement of the slave address byte, the next byte is the data byte. Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Table 6). - 3. In read mode, after acknowledgment of the slave address byte, data is received over the serial bus in sequences of nine clock pulses (a slight difference from the write mode where eight data bits are followed by an acknowledge bit). Similarly, the transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 28). - 4. When all data bits have been read or written, a STOP condition is established by the master. A STOP condition is defined as a low-to-high transition on the SDA line while SCL is high. In write mode, the master pulls the SDA line high during the tenth clock pulse to establish a STOP condition (see Figure 27). In read mode, the master issues a No Acknowledge for the ninth clock pulse (that is, the SDA line remains high). The master then brings the SDA line low before the tenth clock pulse, which goes high to establish a STOP condition (see Figure 28). A repeated write function gives the user flexibility to update the RDAC output a number of times after addressing the part only once. For example, after the RDAC has acknowledged its slave address in write mode, the RDAC output updates on each successive byte. If different instructions are needed, the write/read mode has to start again with a new slave address and data byte. Similarly, a repeated read function of the RDAC is also allowed. ## LEVEL SHIFTING FOR BIDIRECTIONAL INTERFACE While most legacy systems may be operated at one voltage, a new component may be optimized at another. When two systems operate the same signal at two different voltages, proper level shifting is needed. For instance, one can use a 1.8 V E²PROM to interface with a 5 V digital potentiometer. A level shifting scheme is needed to enable a bidirectional communication so that the setting of the digital potentiometer can be stored to and retrieved from the E²PROM. Figure 30 shows one of the implementations. M1 and M2 can be any N channel signal FETs, or if $V_{\rm DD}$ falls below 2.5 V, M1 and M2 can be low threshold FETs such as the FDV301N. Figure 30. Level Shifting for Operation at Different Potentials ## **ESD PROTECTION** All digital inputs are protected with a series input resistor and parallel Zener ESD structures, as shown in Figure 31. This applies to the digital input pins SDA and SCL. Figure 31. ESD Protection of Digital Pins #### **TERMINAL VOLTAGE OPERATING RANGE** The AD5246 $V_{\rm DD}$ and GND power supply defines the boundary conditions for proper 3-terminal digital potentiometer operation. Supply signals present on Terminal B and Terminal W that exceed $V_{\rm DD}$ or GND are clamped by the internal forward biased diodes (see Figure 32). Figure 32. Maximum Terminal Voltages Set by VDD and GND #### MAXIMUM OPERATING CURRENT At low code values, the user should be aware that due to low resistance values, the current through the RDAC may exceed the 5 mA limit. In Figure 33, a 5 V supply is placed on the wiper, and the current through Terminal W and Terminal B is plotted with respect to code. A line is also drawn denoting the 5 mA current limit. Note that at low code values (particularly for the 5 k $\Omega$ and 10 k $\Omega$ options), the current level increases significantly. Care should be taken to limit the current flow between W and B in this state to a maximum continuous current of 5 mA and a maximum pulse current of no more than 20 mA. Otherwise, degradation or possible destruction of the internal switch contacts can occur. Figure 33. Maximum Operating Current ## **POWER-UP SEQUENCE** Since the ESD protection diodes limit the voltage compliance at Terminal B and Terminal W (see Figure 32), it is important to power $V_{\rm DD}/GND$ before applying any voltage to Terminal B and Terminal W; otherwise, the diode is forward biased such that $V_{\rm DD}$ is powered unintentionally and may affect the rest of the user's circuit. The ideal power-up sequence is in the following order: GND, $V_{\rm DD}$ , digital inputs, and then $V_{\rm B}/V_{\rm W}$ . The relative order of powering $V_{\rm B}$ and $V_{\rm W}$ and the digital inputs is not important, providing they are powered after $V_{\rm DD}/GND$ . #### LAYOUT AND POWER SUPPLY BYPASSING It is a good practice to use a compact, minimum lead-length layout design. The leads to the inputs should be as direct as possible with a minimum conductor length. Ground paths should have low resistance and low inductance. Similarly, it is good practice to bypass the power supplies with quality capacitors for optimum stability. Supply leads to the device should be bypassed with 0.01 $\mu F$ to 0.1 $\mu F$ disc or chip ceramic capacitors. Low ESR 1 $\mu F$ to 10 $\mu F$ tantalum or electrolytic capacitors should also be applied at the supplies to minimize any transient disturbance and low frequency ripple (see Figure 34). Note that the digital ground should also be joined remotely to the analog ground at one point to minimize the ground bounce. Figure 34. Power Supply Bypassing ## **CONSTANT BIAS TO RETAIN RESISTANCE SETTING** For users who desire nonvolatility but cannot justify the additional cost for the EEMEM, the AD5246 may be considered as a low cost alternative by maintaining a constant bias to retain the wiper setting. The AD5246 was designed specifically with low power in mind, which allows low power consumption even in battery-operated systems. The graph in Figure 35 demonstrates the power consumption from a 3.4 V 450 mA/hr Li-ion cell phone battery, which is connected to the AD5246. The measurement over time shows that the device draws approximately 1.3 $\mu A$ and consumes negligible power. Over a course of 30 days, the battery was depleted by less than 2%, the majority of which is due to the intrinsic leakage current of the battery itself. Figure 35. Battery Operating Life Depletion This demonstrates that constantly biasing the pot is not an impractical approach. Most portable devices do not require the removal of batteries for the purpose of charging. Although the resistance setting of the AD5246 will be lost when the battery needs replacement, such events occur rather infrequently, so that this inconvenience is justified by the lower cost and smaller size offered by the AD5246. If and when total power is lost, the user should be provided with a means to adjust the setting accordingly. #### **EVALUATION BOARD** An evaluation board, along with all necessary software, is available to program the AD5246 from any PC running Windows 98, Windows 2000, or Windows XP\*. The graphical user interface, as shown in Figure 36, is straightforward and easy to use. More detailed information is available in the user manual, which comes with the board. Figure 36. AD5246 Evaluation Board Software # **OUTLINE DIMENSIONS** #### COMPLIANT TO JEDEC STANDARDS MO-203-AB Figure 37. 6-Lead Thin Shrink Small Outline Transistor Package [SC70] (KS-6) Dimensions shown in millimeters ## **ORDERING GUIDE** | Model | R <sub>AB</sub> (kΩ) | Temperature Range | Package Description | Package Option | Branding | |--------------------------------|----------------------|-------------------|---------------------|----------------|----------| | AD5246BKS5-R2 | 5 | -40°C to +125°C | 6-lead SC70 | KS-6 | D16 | | AD5246BKS5-RL7 | 5 | -40°C to +125°C | 6-lead SC70 | KS-6 | D16 | | AD5246BKSZ5-RL7 <sup>1</sup> | 5 | -40°C to +125°C | 6-lead SC70 | KS-6 | D93 | | AD5246BKS10-R2 | 10 | -40°C to +125°C | 6-lead SC70 | KS-6 | D1D | | AD5246BKS10-RL7 | 10 | -40°C to +125°C | 6-lead SC70 | KS-6 | D1D | | AD5246BKSZ10-RL7 <sup>1</sup> | 10 | -40°C to +125°C | 6-lead SC70 | KS-6 | D92 | | AD5246BKS50-R2 | 50 | -40°C to +125°C | 6-lead SC70 | KS-6 | D1C | | AD5246BKS50-RL7 | 50 | -40°C to +125°C | 6-lead SC70 | KS-6 | D1C | | AD5246BKSZ50-RL7 <sup>1</sup> | 50 | -40°C to +125°C | 6-lead SC70 | KS-6 | D94 | | AD5246BKS100-R2 | 100 | -40°C to +125°C | 6-lead SC70 | KS-6 | D1A | | AD5246BKS100-RL7 | 100 | -40°C to +125°C | 6-lead SC70 | KS-6 | D1A | | AD5246BKSZ100-R2 <sup>1</sup> | 100 | -40°C to +125°C | 6-lead SC70 | KS-6 | D9D | | AD5246BKSZ100-RL7 <sup>1</sup> | 100 | -40°C to +125°C | 6-lead SC70 | KS-6 | D9D | | AD5246EVAL <sup>2</sup> | | | Evaluation Board | | | <sup>&</sup>lt;sup>1</sup> Z = Pb-free part. Purchase of licensed $l^2C$ components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Philips $l^2C$ Patent Rights to use these components in an $l^2C$ system, provided that the system conforms to the $l^2C$ Standard Specification as defined by Philips. <sup>&</sup>lt;sup>2</sup> The evaluation board is shipped with the 10 kΩ $R_{AB}$ resistor option; however, the board is compatible with all available resistor value options.