



# INSULATED GATE BIPOLAR TRANSISTOR

$$V_{CES} = 1200V$$

$$I_{C(Nominal)} = 200A$$

$$T_{J(max)} = 175^{\circ}C$$

$$V_{CE(on)} typ = 1.7V @ I_C = 200A$$

# 

# G C E Gate Collector Emitter

# **Applications**

- Industrial Motor Drives
- UPS
- HEV Inverter
- Welding

| Features                                             |                                                         |  |
|------------------------------------------------------|---------------------------------------------------------|--|
| Low V <sub>CE(on)</sub> Trench IGBT Technology       | High Efficiency in a Wide Range of Applications         |  |
| Low Switching Losses                                 | Suitable for a Wide Range of Switching Frequencies      |  |
| Very Soft Turn-off Characteristics                   | Reduced EMI and Overvoltage in Motor Drive Applications |  |
| 10μs Short Circuit SOA                               | Decreed Transient Defendance for leaves and Deliahilik  |  |
| Square RBSOA                                         | Rugged Transient Performance for Increased Reliability  |  |
| Tight Parameter Distribution                         | E # 40 40                                               |  |
| Positive V <sub>CE(on)</sub> Temperature Coefficient | Excellent Current Sharing in Parallel Operation         |  |
| Integrated Gate Resistor                             | Easier Paralleling with Integrated Gate Resistor        |  |
| $T_{j(max)} = 175^{\circ}C$                          | Increased Reliability                                   |  |

| Page next number             | Dookogo Typo | Standa | rd Pack  | Oudevehle ment number |  |
|------------------------------|--------------|--------|----------|-----------------------|--|
| Base part number Package Typ |              | Form   | Quantity | Orderable part number |  |
| IRG8CH184K10F                | Die on Film  | Wafer  | 1        | IRG8CH184K10F         |  |

# **Mechanical Parameter**

| Die Size                         | 15.3 x 12.0 mm                          |                 |  |
|----------------------------------|-----------------------------------------|-----------------|--|
| Minimum Street Width             | 95                                      | μm              |  |
| Emitter Pad Size                 | See Die Drawing                         |                 |  |
| Gate Pad Size                    | 1.0 x 1.6                               | mm <sup>2</sup> |  |
| Area Total / Active              | 184 / 142.8                             |                 |  |
| Thickness                        | 140                                     | μm              |  |
| Wafer Size                       | 200                                     | mm              |  |
| Notch Position                   | 0                                       | Degrees         |  |
| Maximum-Possible Chips per Wafer | 134 pcs.                                |                 |  |
| Passivation Front side           | Silicon Nitride, Polyimide              |                 |  |
| Front Metal                      | Al, Si (5.6μm)                          |                 |  |
| Backside Metal                   | Al, Ti, Ni, Ag                          |                 |  |
| Die Bond                         | Electrically conductive epoxy or solder |                 |  |
| Reject Ink Dot Size              | 0.25 mm diameter minimum                |                 |  |



**Maximum Ratings** 

|                                   | Parameter                                        | Max.        | Units |
|-----------------------------------|--------------------------------------------------|-------------|-------|
| $V_{CE}$                          | Collector-Emitter Voltage, T <sub>J</sub> = 25°C | 1200        | V     |
| I <sub>C</sub>                    | DC Collector Current                             | ①           | Α     |
| $I_{LM}$                          | Clamped Inductive Load Current ②                 | 600         | Α     |
| $V_{\sf GE}$                      | Gate Emitter Voltage                             | ± 30        | V     |
| T <sub>J</sub> , T <sub>STG</sub> | Operating Junction and Storage Temperature       | -40 to +175 | °C    |

# Static Characteristics (Tested on wafers) @ T<sub>J</sub>=25°C

|                         | Parameter                              | Min. | Тур. | Max.  | Units | Conditions                                            |
|-------------------------|----------------------------------------|------|------|-------|-------|-------------------------------------------------------|
| $V_{(BR)CES}$           | Collector-to-Emitter Breakdown Voltage | 1200 |      |       |       | $V_{GE} = 0V, I_{C} = 250\mu A$ ③                     |
| $V_{CE(sat)}$           | Collector-to-Emitter Saturated Voltage |      |      | 2.0   | V     | $V_{GE} = 15V, I_{C} = 200A, T_{J} = 25^{\circ}C$ (4) |
| $V_{GE(th)}$            | Gate-Emitter Threshold Voltage         | 5.0  |      | 6.5   |       | $I_C = 8.0 \text{mA}$ , $V_{GE} = V_{CE}$             |
| I <sub>CES</sub>        | Zero Gate Voltage Collector Current    |      | 1.0  | 70    | μΑ    | V <sub>CE</sub> = 1200V, V <sub>GE</sub> = 0V         |
| I <sub>GES</sub>        | Gate Emitter Leakage Current           |      |      | ± 600 | nA    | $V_{CE} = 0V$ , $V_{GE} = \pm 30V$                    |
| R <sub>G INTERNAL</sub> | Internal Gate Resistance               | 0.95 | 1.2  | 1.45  | Ω     |                                                       |

# Electrical Characteristics (Not subject to production test- Verified by design/characterization)

|                  | Parameter                              | Min.        | Тур.  | Max. | Units                 | Conditions                                          |
|------------------|----------------------------------------|-------------|-------|------|-----------------------|-----------------------------------------------------|
| $V_{CE(sat)}$    | Collector-to-Emitter Saturated Voltage |             | 1.7   |      | V                     | $V_{GE} = 15V, I_{C} = 200A, T_{J} = 25^{\circ}C$ § |
|                  |                                        |             | 2.1   |      | V                     | $V_{GE} = 15V, I_{C} = 200A, T_{J} = 175^{\circ}C$  |
| SCSOA            | Short Circuit Safe Operating Area      | 10          |       |      | μs                    | $V_{GE} = 15V, V_{CC} = 600V$                       |
|                  |                                        |             |       |      |                       | V <sub>P</sub> ≤ 1200V,T <sub>J</sub> = 150°C       |
| RBSOA            | Reverse Bias Safe Operating Area       |             |       |      |                       | $T_J = 175^{\circ}C, I_C = 600A$                    |
|                  |                                        | FULL SQUARE |       |      |                       | $V_{CC} = 960V, Vp \le 1200V$                       |
|                  |                                        |             |       |      | $V_{GE}$ = +20V to 0V |                                                     |
| C <sub>iss</sub> | Input Capacitance                      |             | 20230 |      |                       | V <sub>GE</sub> = 0V                                |
| C <sub>oss</sub> | Output Capacitance                     |             | 800   |      | pF                    | V <sub>CE</sub> = 30V                               |
| $C_{rss}$        | Reverse Transfer Capacitance           |             | 570   |      |                       | f = 1.0MHz                                          |
| $Q_g$            | Total Gate Charge (turn-on)            | _           | 1110  |      |                       | I <sub>C</sub> = 200A ⑤                             |
| $Q_ge$           | Gate-to-Emitter Charge (turn-on)       | _           | 67    |      | nC                    | V <sub>GE</sub> = 15V                               |
| $Q_{gc}$         | Gate-to-Collector Charge (turn-on)     | _           | 710   |      |                       | V <sub>CC</sub> = 600V                              |

## Switching Characteristics (Inductive Load-Not subject to production test-Verified by design/characterization)

| •                   | . <del>g</del>      |      |      |      |       |                                               |
|---------------------|---------------------|------|------|------|-------|-----------------------------------------------|
|                     | Parameter           | Min. | Тур. | Max. | Units | Conditions ©                                  |
| d(on)               | Turn-On delay time  | —    | 135  |      |       | I <sub>C</sub> = 200A, V <sub>CC</sub> = 600V |
| t <sub>r</sub>      | Rise time           | _    | 40   |      |       | $R_G = 2.0\Omega$ , $V_{GE} = 15V$            |
| $t_{d(off)}$        | Turn-Off delay time | _    | 640  |      |       | T <sub>J</sub> = 25°C                         |
| t <sub>f</sub>      | Fall time           |      | 170  |      |       |                                               |
| t <sub>d(on)</sub>  | Turn-On delay time  |      | 130  | _    | ns    | I <sub>C</sub> = 200A, V <sub>CC</sub> = 600V |
| t <sub>r</sub>      | Rise time           | _    | 45   | _    |       | $R_G = 2.0\Omega$ , $V_{GE} = 15V$            |
| t <sub>d(off)</sub> | Turn-Off delay time | _    | 780  | _    |       | T <sub>J</sub> = 150°C                        |
| t <sub>f</sub>      | Fall time           |      | 235  | _    |       |                                               |

# Notes:

- $\odot$  The current in the application is limited by  $T_{JMax}$  and the thermal properties of the assembly.
- $^{\circ}$  V<sub>CC</sub> = 80%V<sub>(BR)CES</sub>, V<sub>GE</sub> = 20V. Die is probed at I<sub>L</sub> = 25A, V<sub>GE</sub> = 15V at elevated temperature.
- Actual test limits take into account additional losses in the measurement setup.
- ⑤ Pulse width  $\leq 400 \mu s$ ; duty cycle  $\leq 2\%$ .
- Values influenced by parasitic L and C in measurement.



# Die Drawing



# NOTES:

- 1. ALL DIMENSIONS ARE SHOWN IN MICRO-METER
- 2. CONTROLLING DIMENSION: MICRO-METER
- 3. DIE WIDTH AND LENGTH TOLERANCE: -50µm
- 4. DIE THICKNESS = 140 MICRO-METER



# **Additional Testing and Screening**

For Customers requiring product supplied as Known Good Die (KGD) or requiring specific die level testing, please contact your local IR Sales

# **Shipping**

Sawn Wafer on Film. Please contact your local IR sales office for non-standard shipping options

# Handling

- Product must be handled only at ESD safe workstations. Standard ESD precautions and safe work environments are as defined in MIL-HDBK-263.
- Product must be handled only in a class 10,000 or better-designated clean room environment.
- Singulated die are not to be handled with tweezers. A vacuum wand with a non-metallic ESD protected tip should be used.

# Wafer/Die Storage

- Proper storage conditions are necessary to prevent product contamination and/or degradation after shipment.
- Note: To reduce the risk of contamination or degradation, it is recommended that product not being used in the
  assembly process be returned to their original containers and resealed with a vacuum seal process.
- Sawn wafers on a film frame are intended for immediate use and have a limited shelf life.

### **Further Information**

For further information please contact your local IR Sales office.

# **Revision History**

| Date       | Comments                        |  |
|------------|---------------------------------|--|
| 06/04/2015 | Updated IFX logo on page 1 & 4. |  |



AN INFINEON TECHNOLOGIES COMPANY

IR WORLD HEADQUARTERS: 101 N. Sepulveda Blvd., El Segundo, California 90245, USA To contact International Rectifier, please visit <a href="http://www.irf.com/whoto-call/">http://www.irf.com/whoto-call/</a>