# **EcoSPARK® 2 Ignition IGBT**

# 320 mJ, 450 V, N-Channel Ignition IGBT

#### **Features**

- SCIS Energy = 320 mJ at  $T_J = 25^{\circ}C$
- Logic Level Gate Drive
- Low Saturation Voltage
- AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

#### **Applications**

- Automotive Ignition Coil Driver Circuits
- High Current Ignition System
- Coil on Plug Application

#### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise stated)

| Symbol                            | Parameter                                                                          | Value       | Unit |
|-----------------------------------|------------------------------------------------------------------------------------|-------------|------|
| BV <sub>CER</sub>                 | Collector to Emitter Breakdown<br>Voltage (IC = 1 mA)                              | 450         | V    |
| BV <sub>ECS</sub>                 | Emitter to Collector Voltage – Reverse Battery Condition (IC = 10 mA)              | 28          | V    |
| E <sub>SCIS25</sub>               | ISCIS = 14.6 A, L = 3.0 mHy,<br>RGE = 1 K $\Omega$ , T $_{\rm C}$ = 25°C (Note 1)  | 320         | mJ   |
| E <sub>SCIS150</sub>              | ISCIS = 10.9 A, L = 3.0 mHy,<br>RGE = 1 K $\Omega$ , T $_{\rm C}$ = 150°C (Note 2) | 180         | mJ   |
| IC25                              | Collector Current Continuous at VGE = 4.0 V, T <sub>C</sub> = 25°C                 | 23          | Α    |
| IC110                             | Collector Current Continuous at VGE = 4.0 V, T <sub>C</sub> = 110°C                | 23          | Α    |
| $V_{GEM}$                         | Gate to Emitter Voltage Continuous                                                 | ±10         | V    |
| PD                                | Power Dissipation Total, T <sub>C</sub> = 25°C                                     | 150         | W    |
|                                   | Power Dissipation Derating, T <sub>C</sub> > 25°C                                  | 1.1         | W/°C |
| T <sub>J</sub> , T <sub>STG</sub> | Operating Junction and Storage<br>Temperature                                      | –55 to +175 | °C   |
| TL                                | Lead Temperature for Soldering<br>Purposes (1/8" from case for 10 s)               | 300         | °C   |
| T <sub>PKG</sub>                  | Reflow Soldering according to<br>JESD020C                                          | 260         | °C   |
| ESD                               | HBM–Electrostatic Discharge Voltage at 100 pF, 1500 $\Omega$                       | 4           | kV   |
|                                   | CDM–Electrostatic Discharge Voltage at 1 $\Omega$                                  | 2           | kV   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- Self clamped inductive Switching Energy (ESCIS25) of 320 mJ is based on the test conditions that is starting T<sub>J</sub> = 25°C, L = 3 mHy, ISCIS = 14.6 A, VCC = 100 V during inductor charging and VCC = 0 V during time in clamp.
- Self Clamped inductive Switching Energy (ESCIS150) of 180 mJ is based on the test conditions that is starting T<sub>J</sub> = 150°C, L = 3mHy, ISCIS = 10.9 A, VCC = 100 V during inductor charging and VCC = 0 V during time in clamp.



#### ON Semiconductor®

#### www.onsemi.com





DPAK (SINGLE GAUGE) CASE 369C

#### MARKING DIAGRAM



A = Assembly Location

Y = Year

WW = Work Week

FGD3245G2= Device Code

G = Pb-Free Package

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

#### THERMAL RESISTANCE RATINGS

| Characteristic                          | Symbol | Max | Units |
|-----------------------------------------|--------|-----|-------|
| Junction-to-Case - Steady State (Drain) |        | 0.9 | °C/W  |

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise specified)

| Symbol               | Parameter                               | Test C                                                                                                                    | Conditions                                 | Min  | Тур. | Max. | Units |  |
|----------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------|------|------|-------|--|
| OFF CHARA            | ACTERISTICS                             |                                                                                                                           |                                            |      |      |      |       |  |
| BV <sub>CER</sub>    | Collector to Emitter Breakdown Voltage  | $I_{CE}$ = 2 mA, $V_{GE}$ = 0 V, $R_{GE}$ = 1 k $\Omega$ , $T_{J}$ = -40 to 150°C                                         |                                            | 420  | _    | 480  | V     |  |
| BV <sub>CES</sub>    | Collector to Emitter Breakdown Voltage  | $I_{CE} = 10 \text{ mA}, V_{G}$<br>$T_{J} = -40 \text{ to } 150^{\circ}$                                                  | E = 0 V, R <sub>GE</sub> = 0,<br>C         | 440  | _    | 500  | V     |  |
| BV <sub>ECS</sub>    | Emitter to Collector Breakdown Voltage  | I <sub>CE</sub> = -75 mA, V <sub>0</sub>                                                                                  | <sub>GE</sub> = 0 V, T <sub>J</sub> = 25°C | 28   | -    | -    | V     |  |
| $BV_{GES}$           | Gate to Emitter Breakdown Voltage       | $I_{GES} = \pm 2 \text{ mA}$                                                                                              |                                            | ±12  | ±14  | -    | V     |  |
| I <sub>CER</sub>     | Collector to Emitter Leakage Current    | V <sub>CE</sub> = 175 V                                                                                                   | T <sub>J</sub> = 25°C                      | -    | -    | 25   | μΑ    |  |
|                      |                                         | $R_{GE} = 1 k\Omega$                                                                                                      | T <sub>J</sub> = 150°C                     | -    | -    | 1    |       |  |
| I <sub>ECS</sub>     | Emitter to Collector Leakage Current    | V <sub>EC</sub> = 24 V                                                                                                    | T <sub>J</sub> = 25°C                      | -    | -    | 1    | mA    |  |
|                      |                                         |                                                                                                                           | T <sub>J</sub> = 150°C                     | -    | -    | 40   | 1     |  |
| R <sub>1</sub>       | Series Gate Resistance                  |                                                                                                                           |                                            | -    | 120  | -    | Ω     |  |
| R <sub>2</sub>       | Gate to Emitter Resistance              |                                                                                                                           |                                            | 10K  | -    | 30K  | Ω     |  |
| ON CHARA             | CTERISTICS                              |                                                                                                                           |                                            |      |      |      |       |  |
| V <sub>CE(SAT)</sub> | Collector to Emitter Saturation Voltage | I <sub>CE</sub> = 6 A, V <sub>GE</sub> =                                                                                  | 4 V, T <sub>J</sub> = 25°C                 | -    | 1.13 | 1.25 | V     |  |
| V <sub>CE(SAT)</sub> | Collector to Emitter Saturation Voltage | I <sub>CE</sub> = 10 A, V <sub>GE</sub>                                                                                   | = 4.5 V, T <sub>J</sub> = 150°C            | -    | 1.32 | 1.50 | V     |  |
| V <sub>CE(SAT)</sub> | Collector to Emitter Saturation Voltage | I <sub>CE</sub> = 15 A, V <sub>GE</sub> = 5 V, T <sub>J</sub> = 150°C                                                     |                                            | -    | 1.64 | 1.85 | V     |  |
| DYNAMIC C            | HARACTERISTICS                          |                                                                                                                           |                                            |      |      |      |       |  |
| Q <sub>G(ON)</sub>   | Gate Charge                             | I <sub>CE</sub> = 10 A, V <sub>CE</sub>                                                                                   | = 12 V, V <sub>GE</sub> = 5 V              | _    | 23   | _    | nC    |  |
| V <sub>GE(TH)</sub>  | Gate to Emitter Threshold Voltage       | I <sub>CE</sub> = 1 mA                                                                                                    | T <sub>J</sub> = 25°C                      | 1.3  | 1.6  | 2.2  | V     |  |
|                      |                                         | V <sub>CE</sub> = V <sub>GE</sub>                                                                                         | T <sub>J</sub> = 150°C                     | 0.75 | 1.1  | 1.8  |       |  |
| $V_{GEP}$            | Gate to Emitter Plateau Voltage         | V <sub>CE</sub> = 12 V, I <sub>CE</sub> = 10 A                                                                            |                                            | -    | 2.7  | -    | V     |  |
| SWITCHING            | CHARACTERISTICS                         |                                                                                                                           |                                            |      |      |      |       |  |
| td <sub>(ON)R</sub>  | Current Turn-On Delay Time-Resistive    | $V_{CE}$ = 14 V, $R_{L}$ = 1 $\Omega$ , $V_{GE}$ = 5 V, $R_{G}$ = 470 $\Omega$ , $T_{J}$ = 25°C                           |                                            | -    | 0.9  | 4    | μs    |  |
| t <sub>rR</sub>      | Current Rise Time-Resistive             |                                                                                                                           |                                            | -    | 2.6  | 7    |       |  |
| td <sub>(OFF)L</sub> | Current Turn-Off Delay Time-Inductive   | $V_{CE}$ = 300 V, L = 1 mH,<br>$V_{GE}$ = 5 V, R <sub>G</sub> = 470 $\Omega$ ,<br>$I_{CE}$ = 6.5 A, T <sub>J</sub> = 25°C |                                            | -    | 5.4  | 15   | 1     |  |
| t <sub>fL</sub>      | Current Fall Time-Inductive             |                                                                                                                           |                                            | -    | 2.7  | 15   | 1     |  |
|                      |                                         |                                                                                                                           |                                            |      |      |      |       |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### PACKAGE MARKING AND ORDERING INFORMATION

| Device Marking | Device          | Package        | Reel Diameter | Tape Width | Qty <sup>†</sup> |
|----------------|-----------------|----------------|---------------|------------|------------------|
| FGD3245G2      | FGD3245G2-F085V | DPAK (Pb-Free) | 330 mm        | 16 mm      | 2500             |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### TYPICAL CHARACTERISTICS



Figure 1. Self Clamped Inductive Switching Current vs. Time in Clamp



Figure 3. Collector to Emitter On-State Voltage vs. Junction Temperature



Figure 5. Collector to Emitter On-State Voltage vs. Collector Current



Figure 2. Self Clamped Inductive Switching Current vs. Inductance



Figure 4. Collector to Emitter On-State Voltage vs. Junction Temperature



Figure 6. Collector to Emitter On-State Voltage vs. Collector Current

#### TYPICAL CHARACTERISTICS (continued)



Figure 7. Collector to Emitter On-State Voltage vs. Collector Current



Figure 8. Transfer Characteristics



Figure 9. DC Collector Current vs. Case Temperature



Figure 10. Gate Charge



Figure 11. Threshold Voltage vs. Junction Temperature



Figure 12. Leakage Current vs. Junction Temperature

#### TYPICAL CHARACTERISTICS (continued)





Figure 13. Switching Time vs. Junction Temperature

Figure 14. Capacitance vs. Collector to Emitter



Figure 15. Break Down Voltage vs. Series Resistance



Figure 16. IGBT Normalized Transient Thermal Impedance, Junction to Case

#### **TEST CIRCUIT AND WAVEFORMS**



Figure 17. Inductive Switching Test Circuit



Figure 18.  $t_{\text{ON}}$  and  $t_{\text{OFF}}$  Switching Test Circuit



Figure 19. Energy Test Circuit



Figure 20. Energy Waveforms

ROTATED 90° CW



**DATE 21 JUL 2015** 

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

  2. CONTROLLING DIMENSION: INCHES.

  3. THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS OF THE PROPERTY OF THE PR

- MENSIONS b3, L3 and Z.

  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.

  5. DIMENSIONS D AND E ARE DETERMINED AT THE
- OUTERMOST EXTREMES OF THE PLASTIC BODY.

  6. DATUMS A AND B ARE DETERMINED AT DATUM
- PLANE H.
  7. OPTIONAL MOLD FEATURE.

|     | INCHES |       | MILLIMETER |       |
|-----|--------|-------|------------|-------|
| DIM | MIN    | MAX   | MIN        | MAX   |
| Α   | 0.086  | 0.094 | 2.18       | 2.38  |
| A1  | 0.000  | 0.005 | 0.00       | 0.13  |
| b   | 0.025  | 0.035 | 0.63       | 0.89  |
| b2  | 0.028  | 0.045 | 0.72       | 1.14  |
| b3  | 0.180  | 0.215 | 4.57       | 5.46  |
| С   | 0.018  | 0.024 | 0.46       | 0.61  |
| c2  | 0.018  | 0.024 | 0.46       | 0.61  |
| D   | 0.235  | 0.245 | 5.97       | 6.22  |
| E   | 0.250  | 0.265 | 6.35       | 6.73  |
| е   | 0.090  | BSC   | 2.29       | BSC   |
| Н   | 0.370  | 0.410 | 9.40       | 10.41 |
| L   | 0.055  | 0.070 | 1.40       | 1.78  |
| L1  | 0.114  | REF   | 2.90 REF   |       |
| L2  | 0.020  | BSC   | 0.51 BSC   |       |
| L3  | 0.035  | 0.050 | 0.89       | 1.27  |
| L4  |        | 0.040 |            | 1.01  |
| Z   | 0.155  |       | 3.93       |       |

# **GENERIC MARKING DIAGRAM\***



XXXXXX = Device Code = Assembly Location Α

= Wafer Lot L Υ = Year = Work Week WW G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking.

### Α В -h3 L3 Z Ո **DETAIL A** NOTE 7 **BOTTOM VIEW** b2 C → е SIDE VIEW TOP VIEW | 0.005 (0.13) (M) | C Z Ħ L2 GAUGE C SEATING **BOTTOM VIEW** A1-ALTERNATE CONSTRUCTIONS **DETAIL A**

| STYLE 1:<br>PIN 1. BASE<br>2. COLLE<br>3. EMITTI<br>4. COLLE | ER 3. S                                                             |    | TYLE 3:<br>PIN 1. ANODI<br>2. CATHO<br>3. ANODI<br>4. CATHO | DDE<br>E | STYLE 4:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE | STYLE 5:<br>PIN 1. GATE<br>2. ANODE<br>3. CATHODE<br>4. ANODE     |
|--------------------------------------------------------------|---------------------------------------------------------------------|----|-------------------------------------------------------------|----------|---------------------------------------------------------------|-------------------------------------------------------------------|
| STYLE 6:<br>PIN 1. MT1<br>2. MT2<br>3. GATE<br>4. MT2        | STYLE 7:<br>PIN 1. GATE<br>2. COLLECTO<br>3. EMITTER<br>4. COLLECTO | 3. |                                                             | 2.       | 9:<br>ANODE<br>CATHODE<br>RESISTOR ADJUST<br>CATHODE          | STYLE 10:<br>PIN 1. CATHODE<br>2. ANODE<br>3. CATHODE<br>4. ANODE |

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DESCRIPTION:     | DPAK SINGLE GAUGE SURFACE MOUNT                                          |                                     | PAGE 1 OF 2 |  |
|------------------|--------------------------------------------------------------------------|-------------------------------------|-------------|--|
| NEW STANDARD:    | REF TO JEDEC TO-252                                                      | "CONTROLLED COPY" in red.           |             |  |
| STATUS:          | accessed directly from the Document F versions are uncontrolled except w |                                     | ' '         |  |
| DOCUMENT NUMBER: | 98AON10527D                                                              | Electronic versions are uncontrolle |             |  |



| <b>DOCUMENT</b> | NUMBER: |
|-----------------|---------|
| 98AON10527      | 7D      |

PAGE 2 OF 2

| ISSUE | REVISION                                                                                                                               | DATE        |
|-------|----------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 0     | RELEASED FOR PRODUCTION. REQ. BY L. GAN                                                                                                | 24 SEP 2001 |
|       |                                                                                                                                        |             |
| Α     | ADDED STYLE 8. REQ. BY S. ALLEN.                                                                                                       | 06 AUG 2008 |
| В     | ADDED STYLE 9. REQ. BY D. WARNER.                                                                                                      | 16 JAN 2009 |
| С     | ADDED STYLE 10. REQ. BY S. ALLEN.                                                                                                      | 09 JUN 2009 |
| D     | RELABELED DRAWING TO JEDEC STANDARDS. ADDED SIDE VIEW DETAIL A. CORRECTED MARKING INFORMATION. REQ. BY D. TRUHITTE.                    | 29 JUN 2010 |
| E     | ADDED ALTERNATE CONSTRUCTION BOTTOM VIEW. MODIFIED DIMENSIONS b2 AND L1. CORRECTED MARKING DIAGRAM FOR DISCRETE. REQ. BY I. CAMBALIZA. | 06 FEB 2014 |
| F     | ADDED SECOND ALTERNATE CONSTRUCTION BOTTOM VIEW. REQ. BY K. MUSTAFA.                                                                   | 21 JUL 2015 |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

TECHNICAL SUPPORT
North American Technical Support:
Voice Mail: 1 800–282–9855 Toll Free USA/Canada

ort: Europe, Middle East and Africa Technical Support:
Phone: 00421 33 790 2910

ON Semiconductor Website: www.onsemi.com Phone: 011 421 33 790 2910

For additional information, please contact your local Sales Representative