### **EPC2034 – Enhancement Mode Power Transistor**

 $V_{DS}$ , 200 V $R_{DS(on)}\,,\,\,10\,m\Omega$ I<sub>D</sub>, 48 A









Gallium Nitride's exceptionally high electron mobility and low temperature coefficient allows very low R<sub>DS(on)</sub>, while its lateral device structure and majority carrier diode provide exceptionally low Q<sub>G</sub> and zero Q<sub>RR</sub>. The end result is a device that can handle tasks where very high switching frequency, and low on-time are beneficial as well as those where on-state losses dominate.

|                  | Maximum Ratings                                                     |            |    |  |  |  |
|------------------|---------------------------------------------------------------------|------------|----|--|--|--|
|                  | PARAMETER VALUE UNIT                                                |            |    |  |  |  |
| $V_{DS}$         | Drain-to-Source Voltage (Continuous)                                | 200        | ٧  |  |  |  |
| I <sub>D</sub>   | Continuous ( $T_A = 25^{\circ}C$ , $R_{\theta JA} = 3^{\circ}C/W$ ) | 48         | ۸  |  |  |  |
|                  | Pulsed (25°C, T <sub>PULSE</sub> = 300 μs)                          | 200        | Α  |  |  |  |
| V <sub>GS</sub>  | Gate-to-Source Voltage                                              | 6          | V  |  |  |  |
|                  | Gate-to-Source Voltage                                              | -4         | V  |  |  |  |
| T <sub>J</sub>   | Operating Temperature                                               | -40 to 150 | °C |  |  |  |
| T <sub>STG</sub> | Storage Temperature                                                 | -40 to 150 | C  |  |  |  |

| -   |     | *********** | ATTICK WINDS |     |
|-----|-----|-------------|--------------|-----|
| (2) | 9   | 9           | 9            | (2) |
| (2) | (3) | 9           | (2)          | (2) |
|     | (2) | (2)         | (            | (2) |
| (2) | (2) | (2)         |              | (   |
| (2) | (2) | (2)         | (2)          | (2) |

EPC2034 eGaN® FETs are supplied only in passivated die form with solder bumps. Die Size: 4.6 mm x 2.6 mm

- High Frequency DC-DC Conversion
- Motor Drive
- Industrial Automation
- · Class-D Audio

|                 | Thermal Characteristics                          |      |      |  |  |
|-----------------|--------------------------------------------------|------|------|--|--|
|                 | PARAMETER                                        | ТҮР  | UNIT |  |  |
| $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case             | 0.45 |      |  |  |
| $R_{\theta JB}$ | Thermal Resistance, Junction-to-Board            | 3.9  | °C/W |  |  |
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient (Note 1) | 45   |      |  |  |

Note 1:  $R_{\theta JA}$  is determined with the device mounted on one square inch of copper pad, single layer 2 oz copper on FR4 board. See https://epc-co.com/epc/documents/product-training/Appnote\_Thermal\_Performance\_of\_eGaN\_FETs.pdf for details

| <b>Static Characteristics (</b> $T_j$ = 25°C unless otherwise stated <b>)</b> |                                |                                                |     |     |     |      |
|-------------------------------------------------------------------------------|--------------------------------|------------------------------------------------|-----|-----|-----|------|
|                                                                               | PARAMETER                      | TEST CONDITIONS                                | MIN | TYP | MAX | UNIT |
| $BV_{DSS}$                                                                    | Drain-to-Source Voltage        | $V_{GS} = 0 \text{ V, I}_{D} = 0.6 \text{ mA}$ | 200 |     |     | V    |
| I <sub>DSS</sub>                                                              | Drain-Source Leakage           | $V_{DS} = 160 \text{ V}, V_{GS} = 0 \text{ V}$ |     | 0.1 | 0.4 | mA   |
| I <sub>GSS</sub>                                                              | Gate-to-Source Forward Leakage | $V_{GS} = 5 V$                                 |     | 1   | 7   | mA   |
|                                                                               | Gate-to-Source Reverse Leakage | $V_{GS} = -4 V$                                |     | 0.1 | 0.4 | mA   |
| V <sub>GS(TH)</sub>                                                           | Gate Threshold Voltage         | $V_{DS} = V_{GS}$ , $I_D = 7 \text{ mA}$       | 0.8 | 1.4 | 2.5 | V    |
| R <sub>DS(on)</sub>                                                           | Drain-Source On Resistance     | $V_{GS} = 5 \text{ V, I}_{D} = 20 \text{ A}$   |     | 7   | 10  | mΩ   |
| V <sub>SD</sub>                                                               | Source-Drain Forward Voltage   | $I_S = 0.5 \text{ A}, V_{GS} = 0 \text{ V}$    |     | 1.8 |     | V    |

All measurements were done with substrate connected to source.

| <b>Dynamic Characteristics</b> ( $T_J = 25^{\circ}$ C unless otherwise stated) |                                                       |                                                                      |     |     |      |      |
|--------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------|-----|-----|------|------|
|                                                                                | PARAMETER                                             | TEST CONDITIONS                                                      | MIN | TYP | MAX  | UNIT |
| C <sub>ISS</sub>                                                               | Input Capacitance                                     |                                                                      |     | 950 | 1140 |      |
| C <sub>RSS</sub>                                                               | Reverse Transfer Capacitance                          | $V_{DS} = 100 \text{ V}, V_{GS} = 0 \text{ V}$                       |     | 2.3 |      |      |
| C <sub>OSS</sub>                                                               | Output Capacitance                                    |                                                                      |     | 450 | 680  | pF   |
| C <sub>OSS(ER)</sub>                                                           | Effective Output Capacitance, Energy Related (Note 2) | V 0+- 100V/V 0V                                                      |     | 550 |      |      |
| C <sub>OSS(TR)</sub>                                                           | Effective Output Capacitance, Time Related (Note 3)   | $V_{DS} = 0 \text{ to } 100 \text{ V}, V_{GS} = 0 \text{ V}$         |     | 750 |      | ]    |
| $R_{G}$                                                                        | Gate Resistance                                       |                                                                      |     | 0.5 |      | Ω    |
| $Q_{G}$                                                                        | Total Gate Charge                                     | $V_{DS} = 100 \text{ V}, V_{GS} = 5 \text{ V}, I_{D} = 20 \text{ A}$ |     | 8.8 | 11   |      |
| $Q_{GS}$                                                                       | Gate to Source Charge                                 |                                                                      |     | 3   |      | ]    |
| $Q_{GD}$                                                                       | Gate to Drain Charge                                  | $V_{DS} = 100 \text{ V}, I_{D} = 20 \text{ A}$                       |     | 1.8 |      | ] [  |
| Q <sub>G(TH)</sub>                                                             | Gate Charge at Threshold                              |                                                                      |     | 2.2 |      | nC   |
| Q <sub>OSS</sub>                                                               | Output Charge                                         | $V_{DS} = 100 \text{ V}, V_{GS} = 0 \text{ V}$                       |     | 75  | 113  | ]    |
| Q <sub>RR</sub>                                                                | Source-Drain Recovery Charge                          |                                                                      |     | 0   |      |      |

Note 2:  $C_{OSS(ER)}$  is a fixed capacitance that gives the same stored energy as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to 50% BV<sub>DSS</sub>. Note 3:  $C_{OSS(TR)}$  is a fixed capacitance that gives the same charging time as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to 50% BV<sub>DSS</sub>.







Figure 5b: Capacitance (Log Scale)



Figure 6: Gate Charge



Figure 7: Reverse Drain-Source Characteristics



Figure 8: Normalized On-State Resistance vs. Temperature



Figure 9: Normalized Threshold Voltage vs. Temperature



All measurements were done with substrate shortened to source. T<sub>1</sub>= 25°C unless otherwise stated.

Figure 10: Gate Leakage Current



Figure 11: Safe Operating Area



Figure 12: Transient Thermal Response Curves



t<sub>p</sub>, Rectangular Pulse Duration, seconds



t<sub>p</sub>, Rectangular Pulse Duration, seconds

#### **TAPE AND REEL CONFIGURATION**

4 mm pitch, 12 mm wide tape on 7" reel



Die is placed into pocket solder bump side down (face side down)

|                | EPC2034 (note 1) |       |       |  |
|----------------|------------------|-------|-------|--|
| Dimension (mm) | target min max   |       |       |  |
| а              | 12.00            | 11.70 | 12.30 |  |
| b              | 1.75             | 1.65  | 1.85  |  |
| c (note 2)     | 5.50             | 5.45  | 5.55  |  |
| d              | 4.00             | 3.90  | 4.10  |  |
| е              | 4.00             | 3.90  | 4.10  |  |
| f (note 2)     | 2.00             | 1.95  | 2.05  |  |
| g              | 1.5              | 1.5   | 1.6   |  |

Note 1: MSL 1 (moisture sensitivity level 1) classified according to IPC/JEDEC industry standard. Note 2: Pocket position is relative to the sprocket hole measured as true position of the pocket, not the pocket hole.

#### **DIE MARKINGS**



| Part    |                          | Laser Marking                   |                                 |
|---------|--------------------------|---------------------------------|---------------------------------|
| Number  | Part #<br>Marking Line 1 | Lot_Date Code<br>Marking Line 2 | Lot_Date Code<br>Marking Line 3 |
| EPC2034 | 2034                     | YYYY                            | ZZZZ                            |



| DIM | Micrometers |         |      |  |  |
|-----|-------------|---------|------|--|--|
| DIM | MIN         | Nominal | MAX  |  |  |
| Α   | 4570        | 4600    | 4630 |  |  |
| В   | 2570        | 2600    | 2630 |  |  |
| C   | 1000        | 1000    | 1000 |  |  |
| d   | 500         | 500     | 500  |  |  |
| e   | 285         | 300     | 315  |  |  |
| f   | 332         | 369     | 406  |  |  |

Pads 1 and 2 are Gate;

Pads 5, 6, 7, 8, 9, 15, 16, 17, 18, 19 are Drain;

Pads 3, 4, 10, 11, 13, 14, 20, 21, 22, 23, 24 are Source;

Pad 12 is Substrate\*

\*Substrate pin should be connected to Source

| Side View |               | 510 typ > |
|-----------|---------------|-----------|
|           | Seating plane | ▼         |

# RECOMMENDED LAND PATTERN

(units in  $\mu$ m)



Land pattern is solder mask defined Solder mask opening is 330  $\mu m$  It is recommended to have on-Cu trace PCB vias

Pads 1 and 2 are Gate;

Pads 5, 6, 7, 8, 9, 15, 16, 17, 18, 19 are Drain;

Pads 3, 4, 10, 11, 13, 14, 20, 21, 22, 23, 24 are Source;

Pad 12 is Substrate\*

\*Substrate pin should be connected to Source

## RECOMMENDED STENCIL DRAWING

(units in µm)





Recommended stencil should be 4 mil (100  $\mu$ m) thick, must be laser cut, openings per drawing.

Additional assembly resources available at https://epc-co.com/epc/DesignSupport/AssemblyBasics.aspx

# RECOMMENDED STENCIL DRAWING

(units in µm)

Option 2: Intended for use with SAC305 Type 3 solder.



Recommended stencil should be 4 mil (100  $\mu$ m) thick, must be laser cut, openings per drawing.

Additional assembly resources available at https://epc-co.com/epc/DesignSupport/AssemblyBasics.aspx

#### Errata - EPC2034

#### Introduction:

This document describes errata to the EPC2034 eGaN® FET and its datasheet. This document should be used in conjunction with the datasheet and may include updates to the specifications that supersede those stated in the EPC2034 datasheet. Errata may cause a product's behavior to deviate from published specifications.

#### **Errata List:**

#### **Input Voltage Clarifications**

In the Maximum Ratings table, Maximum  $V_{DS}$  is specified at 200 V. For applications purposes, the main input DC supply voltage should be limited to 160  $V_{DC}$ . For transient operation between 160 V and 200 V, please contact EPC at Steve.Colino@epc-co.com

#### **Important Notice:**

Efficient Power Conversion Corporation (EPC) reserves the right to make changes without further notice to any of its products or services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

EPC assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using EPC components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. EPC does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of other.

If you have questions please contact us at info@epc-co.com.

Efficient Power Conversion Corporation (EPC) reserves the right to make changes without further notice to any products herein to improve reliability, function or design. EPC does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

eGaN® is a registered trademark of Efficient Power Conversion Corporation.

EPC Patent Listing: epc-co.com/epc/AboutEPC/Patents.aspx

Information subject to change without notice.
Revised August, 2019