

ON Semiconductor®

# FDD9410L-F085

# N-Channel Logic Level PowerTrench $^{\!(\!R\!)}$ MOSFET 40 V, 50 A, 4.2 m $\Omega$

#### **Features**

- Typical  $R_{DS(on)}$  = 3.3 m $\Omega$  at  $V_{GS}$  = 10V,  $I_D$  = 50 A
- Typical  $Q_{g(tot)}$  = 29 nC at  $V_{GS}$  = 10V,  $I_D$  = 50 A
- UIS Capability
- RoHS Compliant
- Qualified to AEC Q101

#### **Applications**

- Automotive Engine Control
- PowerTrain Management
- Solenoid and Motor Drivers
- Electronic Steering
- Integrated Starter/Alternator
- Distributed Power Architectures and VRM
- Primary Switch for 12V Systems





## MOSFET Maximum Ratings T<sub>J</sub> = 25°C unless otherwise noted.

| Symbol                            | Parameter                                                 | Ratings               | Units        |      |
|-----------------------------------|-----------------------------------------------------------|-----------------------|--------------|------|
| V <sub>DSS</sub>                  | Drain-to-Source Voltage                                   |                       | 40           | V    |
| V <sub>GS</sub>                   | Gate-to-Source Voltage                                    |                       | ±20          | V    |
|                                   | Drain Current - Continuous (V <sub>GS</sub> =10) (Note 1) | T <sub>C</sub> = 25°C | 50           | ^    |
| I <sub>D</sub>                    | Pulsed Drain Current                                      | T <sub>C</sub> = 25°C | See Figure 4 | _ A  |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy                             | (Note 2)              | 24           | mJ   |
| _                                 | Power Dissipation                                         |                       | 75           | W    |
| $P_D$                             | Derate Above 25°C                                         |                       | 0.5          | W/°C |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature                         |                       | -55 to + 175 | °C   |
| $R_{\theta JC}$                   | Thermal Resistance, Junction to Case                      |                       | 2            | °C/W |
| $R_{\theta JA}$                   | Maximum Thermal Resistance, Junction to Ambient           | (Note 3)              | 52           | °C/W |

#### Notes

- 1: Current is limited by bondwire configuration.
- 2: Starting  $T_J$  = 25°C, L = 30 $\mu$ H, I<sub>AS</sub> = 40A, V<sub>DD</sub> = 40V during inductor charging and V<sub>DD</sub> = 0V during time in avalanche.
- 3: R<sub>0,JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance, where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>0,JC</sub> is guaranteed by design, while R<sub>0,JA</sub> is determined by the board design. The maximum rating presented here is based on mounting on a 1 in<sup>2</sup> pad of 2oz copper.

#### **Package Marking and Ordering Information**

| Device Marking | Device        | Package       | Reel Size | Tape Width | Quantity  |
|----------------|---------------|---------------|-----------|------------|-----------|
| FDD9410L       | FDD9410L-F085 | D-PAK(TO-252) | 13"       | 16mm       | 2500units |

Units

Max.

Тур.

# **Electrical Characteristics** $T_J = 25^{\circ}C$ unless otherwise noted.

**Parameter** 

| Off Characteristics |                                   |                       |                                       |   |   |      |    |
|---------------------|-----------------------------------|-----------------------|---------------------------------------|---|---|------|----|
| B <sub>VDSS</sub>   | Drain-to-Source Breakdown Voltage | $I_D = 250 \mu A$ ,   | 40                                    | - | - | V    |    |
| I <sub>DSS</sub>    | Drain-to-Source Leakage Current   | V <sub>DS</sub> =40V, | $T_J = 25^{\circ}C$                   | - | - | 1    | μΑ |
|                     |                                   | $V_{GS} = 0V$         | $T_J = 175^{\circ}C \text{ (Note 4)}$ | - | - | 1    | mA |
| lass                | Gate-to-Source Leakage Current    | $V_{GS} = \pm 20V$    | ,                                     |   | - | ±100 | nA |

**Test Conditions** 

Min.

#### On Characteristics

Symbol

| $V_{GS(th)}$        | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 250 \mu A$           |                                       | 1.0 | 1.8 | 3.0 | V  |
|---------------------|----------------------------------|----------------------------------------------|---------------------------------------|-----|-----|-----|----|
|                     |                                  | I <sub>D</sub> = 50A, V <sub>GS</sub> = 4.5V |                                       | -   | 5.0 | 6.5 | mΩ |
| R <sub>DS(on)</sub> | Drain to Source On Resistance    | I <sub>D</sub> = 50A,                        | $T_J = 25^{\circ}C$                   | -   | 3.3 | 4.2 | mΩ |
|                     |                                  | V <sub>GS</sub> = 10V                        | $T_J = 175^{\circ}C \text{ (Note 4)}$ | -   | 6.0 | 7.6 | mΩ |

# **Dynamic Characteristics**

| C <sub>iss</sub> | Input Capacitance             | V <sub>DS</sub> = 20V, V <sub>GS</sub> = 0V,<br>f = 1MHz |                       | - | 1960 | -  | pF |
|------------------|-------------------------------|----------------------------------------------------------|-----------------------|---|------|----|----|
| C <sub>oss</sub> | Output Capacitance            |                                                          |                       | - | 615  | -  | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance  |                                                          |                       | - | 41   | -  | pF |
| $R_g$            | Gate Resistance               | f = 1MHz                                                 |                       | - | 1.9  | -  | Ω  |
| $Q_{g(ToT)}$     | Total Gate Charge             | V <sub>GS</sub> = 0 to 10V                               | V <sub>DD</sub> = 32V | - | 29   | 43 | nC |
| $Q_{g(th)}$      | Threshold Gate Charge         | $V_{GS} = 0 \text{ to } 2V$ $I_D = 50A$                  |                       | - | 4    | -  | nC |
| $Q_{gs}$         | Gate-to-Source Gate Charge    |                                                          | _                     | - | 6    | -  | nC |
| $Q_{gd}$         | Gate-to-Drain "Miller" Charge |                                                          |                       | - | 5    | -  | nC |

## **Switching Characteristics**

| t <sub>on</sub>     | Turn-On Time   |                                              | - | -  | 22 | ns |
|---------------------|----------------|----------------------------------------------|---|----|----|----|
| t <sub>d(on)</sub>  | Turn-On Delay  |                                              | - | 8  | -  | ns |
| t <sub>r</sub>      | Rise Time      | V <sub>DD</sub> = 20V, I <sub>D</sub> = 50A, | - | 7  | -  | ns |
| t <sub>d(off)</sub> | Turn-Off Delay | $V_{GS} = 10V, R_{GEN} = 6\Omega$            | - | 25 | -  | ns |
| t <sub>f</sub>      | Fall Time      |                                              | - | 5  | -  | ns |
| t <sub>off</sub>    | Turn-Off Time  |                                              | - | -  | 45 | ns |

## **Drain-Source Diode Characteristics**

| $V_{SD}$        | Source-to-Drain Dioge Voltage | I <sub>SD</sub> =50A, V <sub>GS</sub> = 0V | - | -  | 1.25 | V  |
|-----------------|-------------------------------|--------------------------------------------|---|----|------|----|
|                 |                               | $I_{SD} = 25A, V_{GS} = 0V$                | - | -  | 1.2  | V  |
| t <sub>rr</sub> | Reverse-Recovery Time         | $I_F = 50A$ , $dI_{SD}/dt = 100A/\mu s$    | - | 47 | 71   | ns |
| Q <sub>rr</sub> | Reverse-Recovery Charge       | V <sub>DD</sub> = 32V                      | - | 36 | 71   | nC |

#### Note:

4: The maximum value is specified by design at  $T_J$  = 175°C. Product is not tested to this condition in production.

# **Typical Characteristics**





Figure 1. Normalized Power Dissipation vs. Case Temperature

Figure 2. Maximum Continuous Drain Current vs.

Case Temperature



Figure 3. Normalized Maximum Transient Thermal Impedance



Figure 4. Peak Current Capability

# **Typical Characteristics**



Figure 5. Forward Bias Safe Operating Area



NOTE: Refer to ON Semiconductor Application Notes AN7514 and AN7515

Figure 6. Unclamped Inductive Switching Capability



Figure 7. Transfer Characteristics



Figure 8. Forward Diode Characteristics



Figure 9. Saturation Characteristics



Figure 10. Saturation Characteristics

# **Typical Characteristics**



Figure 11. R<sub>DSON</sub> vs. Gate Voltage



Figure 12. Normalized R<sub>DSON</sub> vs. Junction Temperature



Figure 13. Normalized Gate Threshold Voltage vs. Temperature



Figure 14. Normalized Drain to Source Breakdown Voltage vs. Junction Temperature



Figure 15. Capacitance vs. Drain to Source Voltage



Figure 16. Gate Charge vs. Gate to Source Voltage

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and h

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Phone: 421 33 790 2910

Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative