# **Power MOSFET**

# 30 V, 32 A, Single N-Channel, DPAK/IPAK

#### **Features**

- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Capacitance to Minimize Driver Losses
- Optimized Gate Charge to Minimize Switching Losses
- These are Pb-Free Devices

### **Applications**

- CPU Power Delivery
- DC-DC Converters

# **MAXIMUM RATINGS** ( $T_J = 25^{\circ}C$ unless otherwise stated)

| Pai                                                                                 | ameter                                        | Symbol                 | Value                | Unit |    |
|-------------------------------------------------------------------------------------|-----------------------------------------------|------------------------|----------------------|------|----|
| Drain-to-Source Vo                                                                  | oltage                                        | $V_{DSS}$              | 30                   | V    |    |
| Gate-to-Source Vo                                                                   | Gate-to-Source Voltage                        |                        |                      |      | V  |
| Continuous Drain                                                                    |                                               | T <sub>A</sub> = 25°C  | Ι <sub>D</sub>       | 10.5 | Α  |
| Current $R_{\theta JA}$ (Note 1)                                                    |                                               | T <sub>A</sub> = 100°C |                      | 7.4  |    |
| Power Dissipation R <sub>θJA</sub> (Note 1)                                         |                                               | T <sub>A</sub> = 25°C  | $P_{D}$              | 2.5  | W  |
| Continuous Drain                                                                    |                                               | $T_A = 25^{\circ}C$    | I <sub>D</sub>       | 7.7  | Α  |
| Current $R_{\theta JA}$ (Note 2)                                                    | Steady<br>State                               | T <sub>A</sub> = 100°C |                      | 5.4  |    |
| Power Dissipation $R_{\theta JA}$ (Note 2)                                          | Siale                                         | T <sub>A</sub> = 25°C  | $P_{D}$              | 1.36 | W  |
| Continuous Drain                                                                    | 1                                             | T <sub>C</sub> = 25°C  | I <sub>D</sub>       | 32   | Α  |
| Current $R_{\theta JC}$ (Note 1)                                                    |                                               | T <sub>C</sub> = 100°C |                      | 23   |    |
| Power Dissipation $R_{\theta JC}$ (Note 1)                                          |                                               | T <sub>C</sub> = 25°C  | P <sub>D</sub>       | 24   | W  |
| Pulsed Drain<br>Current                                                             | t <sub>p</sub> =10μs                          | T <sub>A</sub> = 25°C  | I <sub>DM</sub>      | 132  | Α  |
| Current Limited by F                                                                | Package                                       | T <sub>A</sub> = 25°C  | I <sub>DmaxPkg</sub> | 60   | Α  |
| Operating Junction<br>Temperature                                                   | Operating Junction and Storage<br>Temperature |                        |                      |      |    |
| Source Current (Boo                                                                 | Source Current (Body Diode)                   |                        |                      |      |    |
| Drain to Source dV/                                                                 | dV/dt                                         | 8.0                    | V/ns                 |      |    |
| Single Pulse Drain–<br>Energy ( $T_J = 25$ °C, $I_L = 21 A_{pk}$ , $L = 0.1 I_{pk}$ | EAS                                           | 22                     | mJ                   |      |    |
| Lead Temperature for 1/8" from case for 1                                           |                                               | g Purposes             | TL                   | 260  | °C |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Surface-mounted on FR4 board using 1 sq-in pad, 1 oz Cu.
- 2. Surface-mounted on FR4 board using the minimum recommended pad size.



### ON Semiconductor®

#### http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 30 V                 | 10.5 mΩ @ 10 V          | 32 A               |
|                      | 15 mΩ @ 4.5 V           | 32 A               |









CASE 369AA **DPAK** (Bent Lead) STYLE 2

CASE 369AC 3 IPAK (Straight Lead) (Straight Lead

CASE 369D **IPAK** DPAK)

### **MARKING DIAGRAMS** & PIN ASSIGNMENTS



= Assembly Location

= Year WW = Work Week 4913N = Device Code = Pb-Free Package

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 3 of this data sheet.

#### THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol              | Value | Unit |
|---------------------------------------------|---------------------|-------|------|
| Junction-to-Case (Drain)                    | $R_{	heta JC}$      | 6.2   |      |
| Junction-to-TAB (Drain)                     | $R_{\theta JC-TAB}$ | 4.3   | °C/W |
| Junction-to-Ambient - Steady State (Note 3) | $R_{\theta JA}$     | 59    | C/VV |
| Junction-to-Ambient - Steady State (Note 4) | $R_{\theta JA}$     | 110   |      |

- 3. Surface-mounted on FR4 board using 1 sq-in pad, 1 oz Cu.
- 4. Surface-mounted on FR4 board using the minimum recommended pad size.

# FLECTRICAL CHARACTERISTICS (T. - 25°C unless otherwise specified)

| Parameter                                                    | Symbol                              | Test Condi                                                                                   | ition                                                            | Min | Тур     | Max      | Unit     |
|--------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----|---------|----------|----------|
| OFF CHARACTERISTICS                                          | •                                   |                                                                                              |                                                                  |     | •       |          |          |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                                                |                                                                  | 30  |         |          | ٧        |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /              |                                                                                              |                                                                  |     | 15      |          | mV/°C    |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                    | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = 24 V                                             | $T_{J} = 25 ^{\circ}\text{C}$<br>$T_{.J} = 125 ^{\circ}\text{C}$ |     |         | 1 10     | μΑ       |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                    | $V_{DS} = 0 \text{ V}, V_{GS}$                                                               | ŭ                                                                |     |         | ±100     | nA       |
| ON CHARACTERISTICS (Note 5)                                  | 0.00                                |                                                                                              |                                                                  |     | 1       | <u>.</u> | <u>I</u> |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                 | $V_{GS} = V_{DS}, I_D = I_{DS}$                                                              | = 250 μΑ                                                         | 1.0 | 1.67    | 2.2      | V        |
| Negative Threshold Temperature<br>Coefficient                | V <sub>GS(TH)</sub> /T <sub>J</sub> |                                                                                              |                                                                  |     | 4.0     |          | mV/°C    |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                 | V <sub>GS</sub> = 10 V                                                                       | I <sub>D</sub> = 30 A                                            |     | 8.2     | 10.5     |          |
|                                                              |                                     |                                                                                              | I <sub>D</sub> = 15 A                                            |     | 8.2     |          | 0        |
|                                                              |                                     | V <sub>GS</sub> = 4.5 V                                                                      | I <sub>D</sub> = 30 A                                            |     | 12.5    | 15       | mΩ       |
|                                                              |                                     |                                                                                              | I <sub>D</sub> = 15 A                                            |     | 12.5    |          |          |
| Forward Transconductance                                     | 9FS                                 | V <sub>DS</sub> = 1.5 V, I <sub>[</sub>                                                      | <sub>O</sub> = 30 A                                              |     | 39      |          | S        |
| CHARGES AND CAPACITANCES                                     |                                     |                                                                                              |                                                                  |     |         |          |          |
| Input Capacitance                                            | C <sub>ISS</sub>                    |                                                                                              |                                                                  |     | 1013    |          |          |
| Output Capacitance                                           | C <sub>OSS</sub>                    | V <sub>GS</sub> = 0 V, f = 1.0 MH                                                            | Hz, V <sub>DS</sub> = 15 V                                       |     | 370     |          | pF       |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                    |                                                                                              |                                                                  |     | 12.5    |          |          |
| Total Gate Charge                                            | $Q_{G(TOT)}$                        |                                                                                              |                                                                  |     | 6.2     |          |          |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                  | V 45VV                                                                                       | 15 V. I. 00 A                                                    |     | 1.7     |          | nC       |
| Gate-to-Source Charge                                        | $Q_{GS}$                            | $V_{GS} = 4.5 \text{ V}, V_{DS} = 1$                                                         | 15 V, ID = 30 A                                                  |     | 3.7     |          |          |
| Gate-to-Drain Charge                                         | $Q_{GD}$                            | GD.                                                                                          |                                                                  |     | 0.9     |          |          |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                 | $V_{GS} = 10 \text{ V}, V_{DS}$ $I_{D} = 30 \text{ A}$                                       |                                                                  |     | 13      |          | nC       |
| SWITCHING CHARACTERISTICS (Note                              | 6)                                  |                                                                                              |                                                                  |     |         |          |          |
| Turn-On Delay Time                                           | t <sub>d(ON)</sub>                  |                                                                                              |                                                                  |     | 10      |          |          |
| Rise Time                                                    | t <sub>r</sub>                      | $V_{GS} = 4.5 \text{ V}, V_{DS} = 15 \text{ V}, \\ I_{D} = 15 \text{ A}, R_{G} = 3.0 \Omega$ |                                                                  |     | 21      |          | 7        |
| Turn-Off Delay Time                                          | t <sub>d(OFF)</sub>                 |                                                                                              |                                                                  |     | 14.7    |          | ns       |
|                                                              | 1                                   | 1                                                                                            |                                                                  |     | i – – – | 1        | 7        |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2.3

- Pulse Test: pulse width ≤ 300 μs, duty cycle ≤ 2%.
   Switching characteristics are independent of operating junction temperatures.
- 7. Assume terminal length of 110 mils.

Fall Time

## **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise specified)

| Parameter                       | Symbol                                                                | Test Condi                                                                                 | tion                   | Min | Тур    | Max | Unit |
|---------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------|-----|--------|-----|------|
| SWITCHING CHARACTERISTICS (Not  | e 6)                                                                  |                                                                                            |                        |     |        |     |      |
| Turn-On Delay Time              | t <sub>d(ON)</sub>                                                    | $V_{GS} = 10 \text{ V}, V_{DS} = 15 \text{ V},$ $I_{D} = 15 \text{ A}, R_{G} = 3.0 \Omega$ |                        |     | 7.1    |     |      |
| Rise Time                       | t <sub>r</sub>                                                        |                                                                                            |                        |     | 18     |     |      |
| Turn-Off Delay Time             | t <sub>d(OFF)</sub>                                                   | $I_D = 15 \text{ A}, R_G = 10 \text{ A}$                                                   | = 3.0 Ω                |     | 19     |     | ns   |
| Fall Time                       | t <sub>f</sub>                                                        | 1                                                                                          |                        |     | 1.7    |     |      |
| DRAIN-SOURCE DIODE CHARACTER    | RISTICS                                                               |                                                                                            |                        |     |        |     |      |
| Forward Diode Voltage           | oltage $V_{SD}$ $V_{GS} = 0 \text{ V}$ , $T_{J} = 25^{\circ}\text{C}$ |                                                                                            | 0.92                   | 1.1 |        |     |      |
|                                 |                                                                       | $V_{GS} = 0 \text{ V},$ $I_{S} = 30 \text{ A}$ $I_{J} = 125^{\circ}$                       | T <sub>J</sub> = 125°C |     | 0.70   |     | V    |
| Reverse Recovery Time           | t <sub>RR</sub>                                                       | $V_{GS} = 0$ V, $dls/dt = 100$ A/ $\mu$ s, $l_S = 30$ A                                    |                        |     | 26     |     |      |
| Charge Time                     | t <sub>a</sub>                                                        |                                                                                            |                        |     | 14     |     | ns   |
| Discharge Time                  | t <sub>b</sub>                                                        |                                                                                            |                        |     | 12     |     |      |
| Reverse Recovery Charge         | Q <sub>RR</sub>                                                       |                                                                                            |                        |     | 15     |     | nC   |
| PACKAGE PARASITIC VALUES        |                                                                       |                                                                                            |                        |     |        |     |      |
| Source Inductance (Note 7)      | L <sub>S</sub>                                                        |                                                                                            |                        |     | 2.99   |     | nΗ   |
| Drain Inductance, DPAK          | L <sub>D</sub>                                                        | T <sub>A</sub> = 25°C                                                                      |                        |     | 0.0164 |     |      |
| Drain Inductance, IPAK (Note 7) | L <sub>D</sub>                                                        |                                                                                            |                        |     | 1.88   |     |      |
| Gate Inductance (Note 7)        | L <sub>G</sub>                                                        |                                                                                            |                        |     | 4.9    |     |      |
| Gate Resistance                 | $R_{G}$                                                               |                                                                                            |                        |     | 1.0    | 2.0 | Ω    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics of the listed test conditions, to performance may not be indicated by the Electrical Characteristics if operated under different conditions. 5. Pulse Test: pulse width  $\leq 300~\mu s$ , duty cycle  $\leq 2\%$ . 6. Switching characteristics are independent of operating junction temperatures. 7. Assume terminal length of 110 mils.

#### **ORDERING INFORMATION**

| Device       | Package                                          | Shipping <sup>†</sup> |
|--------------|--------------------------------------------------|-----------------------|
| NTD4913NT4G  | DPAK<br>(Pb-Free)                                | 2500 / Tape & Reel    |
| NTD4913N-1G  | DPAK-3<br>(Pb-Free)                              | 75 Units / Rail       |
| NTD4913N-35G | IPAK Trimmed Lead<br>(3.5 ±0.15 mm)<br>(Pb-Free) | 75 Units / Rail       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### **TYPICAL CHARACTERISTICS**



Figure 1. On-Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On-Resistance vs. V<sub>GS</sub>



Figure 4. On-Resistance vs. Drain Current and Gate Voltage



Figure 5. On–Resistance Variation with Temperature



Figure 6. Drain-to-Source Leakage Current vs. Voltage

### **TYPICAL CHARACTERISTICS**



Figure 7. Capacitance Variation



Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge



Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Voltage vs. Current



Figure 11. Maximum Rated Forward Biased Safe Operating Area



Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature

## **TYPICAL CHARACTERISTICS**



Figure 13. FET Thermal Response



Figure 14. GFS vs. ID

#### PACKAGE DIMENSIONS

#### **DPAK (SINGLE GUAGE)**

CASE 369AA ISSUE B



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

  2. CONTROLLING DIMENSION: INCHES.

  3. THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS b3, L3 and Z.

  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.

  5. DIMENSIONS D AND F ARP DETERMINED AT THE
- 5. DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.
- 6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H.

|     | INC       | HES   | MILLIN      | IETERS |  |
|-----|-----------|-------|-------------|--------|--|
| DIM | MIN       | MAX   | MIN         | MAX    |  |
| Α   | 0.086     | 0.094 | 2.18        | 2.38   |  |
| A1  | 0.000     | 0.005 | 0.00        | 0.13   |  |
| b   | 0.025     | 0.035 | 0.63        | 0.89   |  |
| b2  | 0.030     | 0.045 | 0.76        | 1.14   |  |
| b3  | 0.180     | 0.215 | 4.57        | 5.46   |  |
| С   | 0.018     | 0.024 | 0.46        | 0.61   |  |
| c2  | 0.018     | 0.024 | 0.46        | 0.61   |  |
| D   | 0.235     | 0.245 | 5.97        | 6.22   |  |
| E   | 0.250     | 0.265 | 6.35        | 6.73   |  |
| е   | 0.090 BSC |       | 2.29        | BSC    |  |
| Н   | 0.370     | 0.410 | 9.40        | 10.41  |  |
| L   | 0.055     | 0.070 | 1.40        | 1.78   |  |
| L1  | 0.108     | REF   | 2.74 REF    |        |  |
| L2  | 0.020     | BSC   | SC 0.51 BS0 |        |  |
| L3  | 0.035     | 0.050 | 0.89        | 1.27   |  |
| L4  |           | 0.040 |             | 1.01   |  |
| Z   | 0.155     |       | 3.93        |        |  |

STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN

## **SOLDERING FOOTPRINT\***



 $\left(\frac{mm}{inches}\right)$ SCALE 3:1

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### PACKAGE DIMENSIONS

### 3 IPAK, STRAIGHT LEAD

CASE 369AC **ISSUE O** 



#### NOTES:

- 1.. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: INCH.
- 3. SEATING PLANE IS ON TOP OF
- DAMBAR POSITION.
  DIMENSION A DOES NOT INCLUDE
  DAMBAR POSITION OR MOLD GATE.

|     | INCHES    |       | MILLIN | IETERS |
|-----|-----------|-------|--------|--------|
| DIM | MIN       | MAX   | MIN    | MAX    |
| Α   | 0.235     | 0.245 | 5.97   | 6.22   |
| В   | 0.250     | 0.265 | 6.35   | 6.73   |
| С   | 0.086     | 0.094 | 2.19   | 2.38   |
| D   | 0.027     | 0.035 | 0.69   | 0.88   |
| Е   | 0.018     | 0.023 | 0.46   | 0.58   |
| F   | 0.037     | 0.043 | 0.94   | 1.09   |
| G   | 0.090 BSC |       | 2.29   | BSC    |
| Н   | 0.034     | 0.040 | 0.87   | 1.01   |
| J   | 0.018     | 0.023 | 0.46   | 0.58   |
| K   | 0.134     | 0.142 | 3.40   | 3.60   |
| R   | 0.180     | 0.215 | 4.57   | 5.46   |
| ٧   | 0.035     | 0.050 | 0.89   | 1.27   |
| w   | 0.000     | 0.010 | 0.000  | 0.25   |

#### **IPAK** CASE 369D ISSUE C





#### NOTES

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.

|     | INC   | HES   | MILLIN | IETERS |
|-----|-------|-------|--------|--------|
| DIM | MIN   | MAX   | MIN    | MAX    |
| Α   | 0.235 | 0.245 | 5.97   | 6.35   |
| В   | 0.250 | 0.265 | 6.35   | 6.73   |
| С   | 0.086 | 0.094 | 2.19   | 2.38   |
| D   | 0.027 | 0.035 | 0.69   | 0.88   |
| E   | 0.018 | 0.023 | 0.46   | 0.58   |
| F   | 0.037 | 0.045 | 0.94   | 1.14   |
| G   | 0.090 | BSC   | 2.29   | BSC    |
| Н   | 0.034 | 0.040 | 0.87   | 1.01   |
| J   | 0.018 | 0.023 | 0.46   | 0.58   |
| K   | 0.350 | 0.380 | 8.89   | 9.65   |
| R   | 0.180 | 0.215 | 4.45   | 5.45   |
| S   | 0.025 | 0.040 | 0.63   | 1.01   |
| ٧   | 0.035 | 0.050 | 0.89   | 1.27   |
| Z   | 0.155 |       | 3.93   |        |

#### STYLE 2:

PIN 1. GATE

- 2. DRAIN
- 3. SOURCE DRAIN

ON Semiconductor and 📖 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent—Marking, pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative