

# STP180NS04ZC

Datasheet - production data

# N-channel 40 V clamped 3.6 mΩ typ., 120 A fully protected SAFeFET™ Power MOSFET in a TO-220 package



#### Figure 1. Internal schematic diagram



#### Features

| Order code   | V <sub>DS</sub> | R <sub>DS(on)</sub> max | I <sub>D</sub> |
|--------------|-----------------|-------------------------|----------------|
| STP180NS04ZC | 40 V clamped    | 4.2 mΩ                  | 120 A          |

- Low capacitance and gate charge
- 100% avalanche tested
- 175 °C maximum junction temperature

### **Applications**

• Switching and linear applications

### Description

This fully clamped Power MOSFET is manufactured using an advanced mesh overlay process which is based on an innovative strip layout. The benefits of this technology, coupled with the extra clamping capabilities render this device particularly suitable for the harshest operating conditions, such as those associated with the automotive environment. The device is also suitable for other applications that require a high degree of ruggedness.

#### Table 1. Device summary

| Order code   | Order code Marking Package |        | Packaging |
|--------------|----------------------------|--------|-----------|
| STP180NS04ZC | P180NS04ZC                 | TO-220 | Tube      |

DocID14603 Rev 2

This is information on a product in full production.

### Contents

| 1 | Electrical ratings         | 3 |
|---|----------------------------|---|
| 2 | Electrical characteristics |   |
| 3 | Test circuits              |   |
| 4 | Package mechanical data 1  | 0 |
| 5 | Revision history1          | 3 |



1

## Electrical ratings

| Symbol                                                                      | Parameter                                                       | Value               | Unit |
|-----------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------|------|
| V <sub>DS</sub>                                                             | Drain-source voltage                                            | 41 <sup>(1)</sup>   | V    |
| V <sub>DG</sub>                                                             | Drain-gate voltage                                              | 33 <sup>(1)</sup>   | V    |
| V <sub>GS</sub>                                                             | Gate-source voltage                                             | ± 20 <sup>(1)</sup> | V    |
| I <sub>D</sub> <sup>(2)</sup>                                               | Drain current (continuous) at T <sub>C</sub> = 25 °C            | 120                 | А    |
| I <sub>D</sub> <sup>(2)</sup>                                               | Drain current (continuous) at T <sub>C</sub> =100 °C            | 120                 | А    |
| I <sub>DG</sub>                                                             | Drain gate current (continuous)                                 | ±50                 | mA   |
| I <sub>GS</sub>                                                             | Gate-source current (continuous)                                | ±50                 | mA   |
| I <sub>DM</sub> <sup>(3)</sup>                                              | Drain current (pulsed)                                          | 480                 | Α    |
| $P_{TOT}$ Total dissipation at T <sub>C</sub> = 25 °C                       |                                                                 | 330                 | W    |
|                                                                             | Derating factor                                                 | 2.2                 | W/°C |
| ESD                                                                         | Gate-source human body model (C = 100 pF, R = 1.5 k $\Omega$ )  | ± 8                 | kV   |
| ESD Gate-drain human body model<br>(C = 100 pF, R = $1.5 \text{ k}\Omega$ ) |                                                                 | ± 8                 | kV   |
| ESD                                                                         | Drain-source human body model (C = 100 pF, R = 1.5 k $\Omega$ ) | ± 8                 | kV   |
| T_JOperating junction temperatureT_stgStorage temperature                   |                                                                 | -55 to 175          | °C   |

| Table 2. Absolute maxing | mum ratings |
|--------------------------|-------------|
|--------------------------|-------------|

1. Voltage is limited by Zener diodes

2. Current limited by wire bonding

3. Pulse width limited by safe operating area

#### Table 3. Thermal data

| Symbol Parameter                                             |  | Value | Unit |
|--------------------------------------------------------------|--|-------|------|
| R <sub>thj-case</sub> Thermal resistance junction-case max   |  | 0.45  | °C/W |
| R <sub>thj-amb</sub> Thermal resistance junction-ambient max |  | 62.5  | °C/W |



| Symbol          | Parameter                                                                                                                                           | Value | Unit |  |  |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|--|--|--|
| I <sub>AS</sub> | Avalanche current, repetitive or not repetitive (pulse width limited by Tjmax $\delta < 1\%$ )                                                      | 80    | А    |  |  |  |
| E <sub>AS</sub> | Single pulse avalanche energy<br>(starting Tj=25 °C, I <sub>D</sub> =I <sub>AS</sub> , V <sub>DD</sub> =21 V)<br><i>(see Figure 17, Figure 14.)</i> | 1000  | mJ   |  |  |  |

#### Table 4. Avalanche data



#### **Electrical characteristics** 2

(T<sub>CASE</sub>=25°C unless otherwise specified)

| Symbol                          | Parameter                                                | Test conditions                                                                                                               | Min. | Тур. | Max.              | Unit           |
|---------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|------|-------------------|----------------|
| V <sub>(BR)DG</sub>             | Clamped voltage                                          | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0<br>-40 < Tj < 175 °C                                                               | 33   |      | 41                | V              |
| V <sub>DSR(CL)</sub>            | Drain-source clamping voltage (DC)                       | I <sub>GS(CL)</sub> = -2 mA, I <sub>D</sub> = 1 A                                                                             |      | 41   |                   | V              |
| I <sub>DSS</sub>                | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 16 V<br>V <sub>DS</sub> = 16 V, T <sub>j</sub> = 150 °C<br>V <sub>DS</sub> = 16 V, T <sub>j</sub> = 175 °C  |      |      | 1<br>50<br>100    | μΑ<br>μΑ<br>μΑ |
| I <sub>GSS</sub> <sup>(1)</sup> | Gate-body leakage<br>current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ±10 V<br>V <sub>GS</sub> = ±10 V,T <sub>j</sub> = 175 °C<br>V <sub>GS</sub> = ±16 V,T <sub>j</sub> = 175 °C |      |      | ±2<br>±50<br>±150 | μΑ<br>μΑ<br>μΑ |
| V <sub>GSS</sub>                | Gate-source<br>breakdown voltage                         | $I_{GS} = \pm 100 \ \mu A$                                                                                                    | 18   |      | 25                | V              |
| V <sub>GS(th)</sub>             | Gate threshold voltage                                   | $V_{DS} = V_{GS}, I_D = 1 \text{ mA}$                                                                                         | 2    | 3    | 4                 | V              |
| R <sub>DS(on)</sub>             | Static drain-source on-<br>resistance                    | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 40 A                                                                                 |      | 3.6  | 4.2               | mΩ             |
| $R_G$                           | Internal gate resistor                                   |                                                                                                                               |      | 14   |                   | Ω              |

| Table | 5. | On/off | states |
|-------|----|--------|--------|
|-------|----|--------|--------|

Gate Oxide, without zener diodes, tested at wafer sorting ( $I_{GSS} < \pm 100 \text{ nA} @ \pm 20 \text{ V} \text{ Tj}=25 \text{ °C}$ ). Figure 17: Unclamped inductive load test circuit for electrical schematics 1.

| Symbol               | Parameter                       | Test conditions                                    | Min. | Тур. | Max. | Unit |
|----------------------|---------------------------------|----------------------------------------------------|------|------|------|------|
| C <sub>iss</sub>     | Input capacitance               |                                                    | -    | 4500 | -    | pF   |
| C <sub>oss</sub>     | Output capacitance              | V <sub>DS</sub> =25 V, f=1 MHz, V <sub>GS</sub> =0 | -    | 1700 | -    | pF   |
| C <sub>rss</sub>     | Reverse transfer<br>capacitance |                                                    | -    | 500  | -    | pF   |
| t <sub>r(Voff)</sub> | Off voltage rise time           | V <sub>CLAMP</sub> =30 V, I <sub>D</sub> =80 A,    | -    | 250  | -    | ns   |
| t <sub>f</sub>       | Fall time                       | $V_{GS}$ =10 V, R <sub>G</sub> =4.7 $\Omega$       | -    | 115  | -    | ns   |
| t <sub>c</sub>       | Cross-over time                 | (see Figure 14)                                    | -    | 290  | -    | ns   |
| Qg                   | Total gate charge               | V <sub>DD</sub> =20 V, I <sub>D</sub> = 120 A      | -    | 110  | -    | nC   |
| Q <sub>gs</sub>      | Gate-source charge              | V <sub>GS</sub> =10 V<br>(see Figure 15)           | -    | 25   | -    | nC   |
| Q <sub>gd</sub>      | Gate-drain charge               |                                                    | -    | 45   | -    | nC   |

Table 6. Dynamic



| Symbol                          | Parameter                        | Test conditions                            | Min. | Тур. | Max. | Unit |
|---------------------------------|----------------------------------|--------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current             |                                            | -    |      | 120  | А    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current<br>(pulsed) |                                            |      |      | 480  | A    |
| $V_{SD}^{(2)}$                  | Forward on voltage               | I <sub>SD</sub> =120 A, V <sub>GS</sub> =0 | -    |      | 1.5  | V    |
| t <sub>rr</sub>                 | Reverse recovery time            | I <sub>SD</sub> =120 A, di/dt = 100 A/µs,  | -    | 56   |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge          | V <sub>DD</sub> = 32 V, Tj=150 °C          | -    | 70   |      | nC   |
| I <sub>RRM</sub>                | Reverse recovery current         | (see Figure 16)                            | -    | 12   |      | Α    |

Table 7. Source drain diode

1. Pulse width limited by safe operating area

2. Pulsed: pulse duration=300  $\mu$ s, duty cycle 1.5%





### 2.1 Electrical characteristics (curves)







**A7** 

Figure 8. Gate charge vs gate-source voltage



Figure 10. Normalized gate threshold voltage vs temperature



Figure 12.Source-drain diode forward characteristics



Figure 9. Capacitance variations



Figure 11. Normalized on-resistance vs temperature



Figure 13.Normalized  $\mathsf{BV}_{\mathsf{DSS}}$  vs temperature





### 3 Test circuits

Figure 14. Switching times test circuit for resistive load



 $V = 20V = V_{GMAX}$   $I_{G} = CONST$   $V = 20V = V_{GMAX}$   $I_{G} = CONST$   $I_$ 

Figure 17. Unclamped inductive load test circuit

12V

Figure 15. Gate charge test circuit

 $47 k\Omega$ 

# Figure 16. Test circuit for inductive load switching and diode recovery times



Figure 18. Unclamped inductive waveform

VD

IDM

lр

V(BR)DSS





Figure 19. Switching time waveform



Vdd

DocID14603 Rev 2

## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.



| Dim |       | mm    |       |
|-----|-------|-------|-------|
| Dim | Min.  | Тур.  | Max.  |
| A   | 4.40  |       | 4.60  |
| b   | 0.61  |       | 0.88  |
| b1  | 1.14  |       | 1.70  |
| с   | 0.48  |       | 0.70  |
| D   | 15.25 |       | 15.75 |
| D1  |       | 1.27  |       |
| E   | 10    |       | 10.40 |
| е   | 2.40  |       | 2.70  |
| e1  | 4.95  |       | 5.15  |
| F   | 1.23  |       | 1.32  |
| H1  | 6.20  |       | 6.60  |
| J1  | 2.40  |       | 2.72  |
| L   | 13    |       | 14    |
| L1  | 3.50  |       | 3.93  |
| L20 |       | 16.40 |       |
| L30 |       | 28.90 |       |
| ØР  | 3.75  |       | 3.85  |
| Q   | 2.65  |       | 2.95  |

Table 8. TO-220 type A mechanical data







**T** 

## 5 Revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                  |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 03-Apr-2008 | 1        | First release.                                                                                                                                                                                                                           |
| 21-Mar-2013 | 2        | <ul> <li>Table 1: Device summary, Table 2: Absolute maximum ratings,<br/>Table 3: Thermal data, Table 6: Dynamic have been corrected.</li> <li>Minor text changes.</li> <li>Modified: Applications section on the cover page.</li> </ul> |

#### Table 9. Document revision history



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT AUTHORIZED FOR USE IN WEAPONS. NOR ARE ST PRODUCTS DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

> ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied.

These is a residenced we descend to CTM increase between an information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

#### STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

DocID14603 Rev 2

